
R01UH0336EJ0102 Rev.1.02
Page 819 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 15 TSG2 (TSG20)
Figure 15-31
When TSnPIE = 0, TSnVIE = 1, and TSnRCC04 to TSnRCC00 = 02
B
in
TSnCTL4 and TSnACC01 and TSnACC00 = 00
B
in TSnCTL5 (HT-PWM
Mode)
Note
*
Skipped interrupt request
Figure 15-32
When TSnPIE = 0, TSnVIE = 1, and TSnRCC04 to TSnRCC00 = 02
B
in
TSnCTL4 and TSnACC01 and TSnACC00 = 00
B
, and TSnAT09 to TSnAT00
= 00001001
B
in TSnCTL5 (HT-PWM Mode)
Note
*
Skipped interrupt request
"L"
16-bit counter
INTTSG2nIPEK interrupt
INTTSG2nIVLY interrupt
When TSnAT09 to TSnAT00 bits = 00000011B, both INTTSG2nIVLY and INTTSG2nIPEK interrupts cause a trigger pulse
to be generated, but a peak interrupt is not generated since TSnPIE bit is 0.
TSnADTRG0 signal
*
*
*
*
*
16-bit counter
INTTSG2nIPEK interrupt
INTTSG2nIVLY interrupt
TSnADTRG0 signal
*
"L"
TSnDCMP0
compare match
TSnDCMP1
compare match
TSnCUF flag
*
*
*
*