
R01UH0336EJ0102 Rev.1.02
Page 1213 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 22 Synchronous/Asynchronous Serial Interface H (UARTH)
22.4 UARTHn Registers
The UARTHn is controlled and operated by means of the following registers.
<URTHn_base>
For the base addresses of the UARTHn registers, i.e. <URTHn_base0> and
<URTHn_base1>, refer to Table 22-2, UARTHn Register Base Addresses
<URTHn_base0> and <URTHn_base1>.
Table 22-7
UARTHn Registers
Register Function
Name
Address
Control register 0
URTHnCTL0
<URTHn_base1> + 00
H
Control register 1
URTHnCTL1
<URTHn_base0> + 40
H
Control register 2
URTHnCTL2
<URTHn_base0> + 44
H
Trigger register
URTHnTRG
<URTHn_base1> + 0C
H
Status register 0
URTHnSTR0
<URTHn_base1> + 10
H
Status register 1
URTHnSTR1
<URTHn_base1> + 14
H
Status clear register
URTHnSTC
<URTHn_base1> + 18
H
Option register 0
URTHnOPT0
<URTHn_base0> + 48
H
Option register 1
URTHnOPT1
<URTHn_base1> + 04
H
Option register 2
URTHnOPT2
<URTHn_base1> + 08
H
Receive data register
URTHnRX
<URTHn_base1> + 1C
H
Receive data register HL
URTHnRXHL
<URTHn_base1> + 20
H
Extension bit receive data register
URTHnERX
<URTHn_base1> + 24
H
Extension bit receive word data
register
URTHnERXW
<URTHn_base1> + 28
H
Transmit data register
URTHnTX
<URTHn_base1> + 2C
H
Transmit data register HL
URTHnTXHL
<URTHn_base1> + 30
H
Extension bit transmit data register
URTHnETX
<URTHn_base1> + 34
H
Extension bit transmit word data
register
URTHnETXW
<URTHn_base1> + 38
H
LIN communications slave operation
baud-rate detection register 0
IC0REG0
FFFFFE00
H