
R01UH0336EJ0102 Rev.1.02
Page 281 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 7 Clock Generation
(5)
CLMAnPCMD – CLMAn Protection Command Register
This is the protection command register for CLMAnCTL0.
For details, refer to Section 7.8.4, (3) Enabling CLMAn (Writing to the
CLMAnCTL0 Register).
Access
This register can be written in 8-bit units.
Address
<CLMAn_base> + 10
H
Initial value
Undefined
(6)
CLMAnPS – CLMAn Protection Status Register
This register verifies whether or not writing to the write protection register
(CLMAnCTL0) was successful.
For details, refer to Section 7.8.4, (3) Enabling CLMAn (Writing to the
CLMAnCTL0 Register).
Access
This register can be read in 8-bit units.
Address
<CLMAn_base> + 14
H
Initial value
00
H
This register is initialized by a reset from any source.
7
6
5
4
3
2
1
0
CLMAnREG[7:0]
W
W
W
W
W
W
W
W
Table 7-22
CLMAnPCMD Register Contents
Bit Position
Bit Name
Function
7 to 0
CLMAnREG[7:0]
Protection command to enable writing to
CLMAnCTL0 register.
7
6
5
4
3
2
1
0
0
0
0
0
0
0
0
CLMAn
PRERR
R
R
R
R
R
R
R
R
Table 7-23
CLMAnPS Register Contents
Bit Position
Bit Name
Function
0
CLMAnPRERR
Indicates if writing to the write protection register
CLMAnCTL0 register was successful.
0: Writing succeeded.
1. Writing failed.