
R01UH0336EJ0102 Rev.1.02
Page 566 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 13 Timer Array Unit B (TAUB)
(7)
Specific timing diagrams
(a)
Duty cycle = 0%
The following settings apply to the general timing diagram.
• Master channels:
– INTTAUBnIm is generated at the beginning of operation
(TAUBnCMORm.TAUBnMD0 = 1).
– TAUBnCDRm = a = 5
H
• Slave channels:
– TAUBnCDRm = 6
H
Figure 13-81
TAUBnCDRm (Slave)
TAUBnCDRm (Master) + 1
• If TAUBnCDRm (slave) value is greater than TAUBnCDRm (master) value,
INTTAUBnIm is not generated while the counter of slave channel is counting
down. TAUBnTTOUTm remains at the inactive level because there is no set
signal of TAUBnTTOUTm to be detected.
TAUBnTTOUTm
TAUBnCNTm
INTTAUBnIm
TAUBnTTOUTm
TAUBnCNTm
INTTAUBnIm
Slave
Master
Up/down switching
Up/down switching
(S) CDRm load
(S) CDRm load
a + 1
a + 1
a + 1
a + 1
0000
H
0000
H
0001
H