
R01UH0336EJ0102 Rev.1.02
Page 1327 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 23 A/D Converter
(4)
ADCAnSTC2 – A/D Converter Status Flag Clear Register 2
This register is used to clear the overwrite and result check status flags of
ADCAnLCR and ADCAnDBiCR.
Access
This register can be written in 8-bit units.
It is always read as 00
H
.
Address
<ADCAn_base1> + 38
H
Initial value
00
H
This register is initialized by any reset.
7
6
5
4
3
2
1
0
ADCAn
LERC1
ADCAn
LERC0
ADCAn
DB2ERC1
ADCAn
DB2ERC0
ADCAn
DB1ERC1
ADCAn
DB1ERC0
ADCAn
DB0ERC1
ADCAn
DB0ERC0
W
W
W
W
W
W
W
W
Table 23-20
ADCAnSTC2 Register Contents
Bit Position
Bit Name
Function
7
ADCAn
LERC1
Clears the overwrite flag (ADCAnLCR.ADCAnLER1 bit):
0: No effect (writing 0 to this bit does not affect the flag).
1: Clears ADCAnLCR.ADCAnLER1
6
ADCAn
LERC0
Clears the result check error flag (ADCAnLCR.ADCAnLER0 bit):
0: No effect (writing 0 to this bit does not affect the flag).
1: Clears ADCAnLCR.ADCAnLER0
5, 3, 1
ADCAn
DBiERC1
Clears the overwrite flag (ADCAnDBiCR.ADCAnDBiER1 bit):
0: No effect (writing 0 to this bit does not affect the flag).
1: Clears ADCAnDBiCR.ADCAnDBiER1
4, 2, 0
ADCAn
DBiERC0
Clears the result check error flag (ADCAnDBiCR.ADCAnDBiER0 bit):
0: No effect (writing 0 to this bit does not affect the flag).
1: Clears ADCAnDBiCR.ADCAnDBiER0