
R01UH0336EJ0102 Rev.1.02
Page 608 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 13 Timer Array Unit B (TAUB)
(6)
TAUBnCSCm - TAUBn channel status clear trigger register m
This is a trigger register for clearing the overflow flag
TAUBnCSRm.TAUBnOVF of channel m.
Access
Writable in 8-bit units. This value is always read as 00
H
.
Address
<TAUBn_base1> + 180
H
+ m × 4
H
Initial value
00
H
This register is initialized by any reset source.
(7)
TAUBnTS - TAUBn channel start trigger register
This register enables the counter operation of each channel.
Access
Writable in 16-bit units. This value is always read as 0000
H
.
Address
<TAUBn_base1> + 1C4
H
Initial value
0000
H
This register is initialized by any reset source.
7
6
5
4
3
2
1
0
-
-
-
-
-
-
0
TAUBnCLOV
R
R
R
R
R
R
R
W
Table 13-129
Description of TAUBnCSCm Register
Bit Position
Bit Name
Function
0
TAUBnCLOV
0: Invalid(Setting 0 does not affect the overflow flag
TAUBnCSRm.TAUBnOVF)
1: Clears overflow flag TAUBnCSRm.TAUBnOVF.
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
TAUB
nTS
15
TAUB
nTS
14
TAUB
nTS
13
TAUB
nTS
12
TAUB
nTS
11
TAUB
nTS
10
TAUB
nTS
09
TAUB
nTS
08
TAUB
nTS
07
TAUB
nTS
06
TAUB
nTS
05
TAUB
nTS
04
TAUB
nTS
03
TAUB
nTS
02
TAUB
nTS
01
TAUB
nTS
00
W
W
W
W
W
W
W
W
W
W
W
W
W
W
W
W
Table 13-130
Description of TAUBnTS Register
Bit Position
Bit Name
Function
15 to 0
TAUBnTSm
Enables the counter operation of channel m.
0: Invalid(Setting 0 does not start counter operation of channel m)
1: Enables the counter operation and sets TAUBnTE.TAUBnTEm to 1.
The counter operation is only enabled when TAUBnTE.TAUBnTEm is set to 1.
Whether counting is started or not depends on a selected operating mode.