
R01UH0336EJ0102 Rev.1.02
Page 822 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 15 TSG2 (TSG20)
(3)
Notes on A/D Conversion Trigger
• If the same value is written to TSnDCMP0 and TSnDCMP1 or TSnDCMP2,
and the same condition (when the 16-bit counter increments or decrements)
is set as the valid A/D conversion trigger, A/D conversion trigger skipping
counter is incremented by one and one trigger pulse is output upon a match
of the 16-bit counter with these registers.
• In PWM mode, SP-PWM mode, and 120-DC mode, a valley interrupt
(INTTSG2nIVLY) is not generated. Only a peak interrupt (INTTSG2nIPEK)
is valid.
• In 120-DC mode, when the 16-bit counter is cleared during the carrier period
due to switch of the output pattern, the A/D conversion trigger is not
generated if TSnDCMP2 to TSnDCMP0 values do not match with the 16-bit
counter value and a peak interrupt (INTTSG2nIPEK) is not generated.