
R01UH0336EJ0102 Rev.1.02
Page 1454 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 24 Peripheral Interconnection (PIC)
TSG20
TS0CMP0
-
-
Don’t care
Compare register
Sets the PWM period.
TS0CMP1W
-
-
Don’t care
Compare register
Sets the compare value.
TS0CMP5W
-
-
Don’t care
Compare register
Sets the compare value.
TS0CMP9W
-
-
Don’t care
Compare register
Sets the compare value.
TS0PAT0W
-
-
Don’t care
Pattern register
Sets the output pattern.
TS0PAT1W
-
-
Don’t care
Pattern register
Sets the output pattern.
TS0DTC0W
-
-
Don’t care
Dead time set register
Sets the dead time value.
TS0DTC1W
-
-
Don’t care
Dead time set register
Sets the dead time value.
Table 24-42
TSG20 Setting (2/2)
Function
Register
Bit Position
Bit Name
Set Value
Note
Table 24-43
PIC Setting
Function
Register
Bit Position
Bit Name
Set Value
Note
PIC
PIC0REG30
22
PIC0REG3022
See the block
diagram
Selects the ENCA0E0/ENCA0E1/
ENCA0EC pin input.
17,16
PIC0REG3017,
PIC0REG3016
See the block
diagram
Selects the ENCA0E0/ENCA0E1 pin
input.
1
PIC0REG3001
See the block
diagram
Selects the ENCA0E1 pin input.
0
PIC0REG3000
See the block
diagram
Selects the ENCA0E0 pin input.
PIC0REG50
8
PIC0REG508
See the block
diagram
Selects the ENCA0TEQ1 signal.
6, 5
PIC0REG506,
PIC0REG505
See the block
diagram
Selects the ENCA0TEQ1 signal.
PIC0HIZCEN2
6
PIC0HIZCEN26
See the block
diagram
Enables or disables the
INTADC0TERR interrupt as Hi-Z
control signal input.
5
PIC0HIZCEN25
See the block
diagram
Enables or disables the ERROROUT
signal as Hi-Z control signal input.
3
PIC0HIZCEN23
See the block
diagram
Enables or disables the INTTSG20IER
interrupt as Hi-Z control signal input.
0
PIC0HIZCEN20
See the block
diagram
Enables or disables the ESO2 pin input
as Hi-Z control signal input.