
R01UH0336EJ0102 Rev.1.02
Page 436 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 13 Timer Array Unit B (TAUB)
(c)
Channel output mode
Note
The channel output mode can also be set to Channel Output Mode Controlled
by Software by setting TAUBnTOE.TAUBnTOEm = 0. TAUBnTTOUTm can
then be controlled independently of the interrupts. For details, see Section
13.8, Channel Output Modes
.
(d)
Simultaneous rewrite
The simultaneous rewrite registers (TAUBnRDE, TAUBnRDS, TAUBnRDM,
and TAUBnRDC) cannot be used with the interval timer function. Therefore,
these registers should be set to 0.
Table 13-14
Control Bit Settings in Independent Channel Output Mode 1
Bit Name
Setting
TAUBnTOE.TAUBnTOEm
1: Enables independent channel output mode.
TAUBnTOM.TAUBnTOMm
0: Independent channel output
TAUBnTOC.TAUBnTOCm
0: Operating mode 1 (Toggle mode if
TAUBnTOM.TAUBnTOMm = 0)
TAUBnTOL.TAUBnTOLm
0: Positive logic
TAUBnTDE.TAUBnTDEm
0: Disables dead time operation.
TAUBnTDL.TAUBnTDLm
0: Disables dead time operation.
Table 13-15
Simultaneous Rewrite Settings for Interval Timer Function
Bit Name
Setting
TAUBnRDE.TAUBnRDEm
0: Disables simultaneous rewrite.
TAUBnRDS.TAUBnRDSm
0: When simultaneous rewrite is disabled
(TAUBnRDE.TAUBnRDEm = 0), set these bits to
0.
TAUBnRDM.TAUBnRDMm
TAUBnRDC.TAUBnRDCm