
R01UH0336EJ0102 Rev.1.02
Page 488 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 13 Timer Array Unit B (TAUB)
(d)
Simultaneous rewrite for upper channels
(5)
Register settings for lower channels
(a)
TAUBnCMORm for lower channels
TAUBnCMORm register for lower channels must follow the TAUBnCMORm
register settings in the operating mode which can be set. See Table 13-9,
Simultaneous Rewrite and Trigger Timing.
(b)
TAUBnCMURm for lower channels
TAUBnCMURm register for lower channels must follow the TAUBnCMURm
register settings in the operating mode which can be set. See Table 13-9,
Simultaneous Rewrite and Trigger Timing
.
(c)
Channel output mode for lower channels
Output can be made according to the operating mode setting (master/slave)
for lower channels.
(d)
Simultaneous rewrite for lower channels
Table 13-51
Simultaneous Rewrite Settings for Simultaneous Rewrite Trigger
Generation Function Type 1
Bit Name
Setting
TAUBnRDE.TAUBnRDEm
1: Enables simultaneous rewrite.
TAUBnRDS.TAUBnRDSm
1: Selects one of upper channels as simultaneous
rewrite control channel.
TAUBnRDM.TAUBnRDMm
0: Loads a simultaneous rewrite control signal when
the master channel starts to count.
TAUBnRDC.TAUBnRDCm
1: Monitors INTTAUBnIm signal which triggers a
simultaneous rewrite on the channel.
Table 13-52
Simultaneous Rewrite Settings for Lower Channels in Simultaneous
Rewrite Trigger Generation Function Type 1
Bit Name
Setting
TAUBnRDE.TAUBnRDEm
1: Enables simultaneous rewrite.
TAUBnRDS.TAUBnRDSm
1: Selects one of upper channels as simultaneous
rewrite control channel.
TAUBnRDM.TAUBnRDMm
0: Loads a simultaneous rewrite control signal when
the master channel starts to count.
TAUBnRDC.TAUBnRDCm
0: Not monitor INTTAUBnIm signal which triggers a
simultaneous rewrite on the channel.