
R01UH0336EJ0102 Rev.1.02
Page 711 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 14 Timer Array Unit J (TAUJ)
(6)
TAUJnCSCm - TAUJn channel status clear trigger register m
This register is a trigger register for clearing the overflow flag
TAUJnCSRm.TAUJnOVF of channel m.
Access
Writable in 8-bit units. The read value is always 00
H
.
Address
<TAUJn_base
1
> + 40
H
+ m × 4
H
Initial value
00
H
Any reset source triggers initialization.
(7)
TAUJnTS - TAUJn channel start trigger register
This register enables the counter operation for each channel.
Access
Writable in 8-bit units. The read value is always 00
H
.
Address
<TAUJn_base
1
> + 54
H
Initial value
00
H
Any reset source triggers initialization.
7
6
5
4
3
2
1
0
-
-
-
-
-
-
0
TAUJnCLOV
R
R
R
R
R
R
R
W
Table 14-55
Description of TAUJnCSCm Register
Bit Position
Bit Name
Function
0
TAUJnCLOV
Controls a clear operation of the overflow flag (TAUJnCSRm.TAUJnOVF) of
channel m.
0: No effect (writing 0 to the bit does not affect the overflow flag, i.e. the
TAUJnCSRm.TAUJnOVF bit).
1: Clears the overflow flag TAUJnCSRm.TAUJnOVF
7
6
5
4
3
2
1
0
-
-
-
-
TAUJnTS
03
TAUJnTS
02
TAUJnTS
01
TAUJnTS
00
W
W
W
W
W
W
W
W
Table 14-56
Description of TAUJnTS Register
Bit Position
Bit Name
Function
3 to 0
TAUJnTSm
Enables the counter operation for channel m:
0: No effect (writing 0 to the bit does not enable counting for channel m).
1: Enables the counter operation and sets TAUJnTE.TAUJnTEm = 1
Only the counter operation is enabled even if TAUJnTE.TAUJnTEm = 1
Whether the counter is started or not depends on the selected of operating
mode.