
R01UH0336EJ0102 Rev.1.02
Page 616 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 13 Timer Array Unit B (TAUB)
(3)
TAUBnRDM - TAUBn channel reload data mode register
This register selects the timing for generating a simultaneous rewrite control
signal.
Access
Readable/writable in 16-bit units. Writable only while the counter is stopped
(TAUBnTE.TAUBnTEm = 0).
Address
<TAUBn_base0> + 264
H
Initial value
0000
H
This register is initialized by any reset source.
(4)
TAUBnRDC - TAUBn channel reload data control register
This register specifies a channel which generates an INTTAUBnlm signal to
trigger simultaneous rewrite.
Access
Readable/writable in 16-bit units. Writable only while the counter is stopped
(TAUBnTE.TAUBnTEm = 0).
Address
<TAUBn_base0> + 26C
H
Initial value
0000
H
This register is initialized by any reset source.
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
TAUB
nRDM
15
TAUB
nRDM
14
TAUB
nRDM
13
TAUB
nRDM
12
TAUB
nRDM
11
TAUB
nRDM
10
TAUB
nRDM
09
TAUB
nRDM
08
TAUB
nRDM
07
TAUB
nRDM
06
TAUB
nRDM
05
TAUB
nRDM
04
TAUB
nRDM
03
TAUB
nRDM
02
TAUB
nRDM
01
TAUB
nRDM
00
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Table 13-142
Description of TAUBnRDM Register
Bit Position
Bit Name
Function
15 to 0
TAUBnRDMm
Selects the timing for generating a simultaneous rewrite trigger signal.
0: When the master channel counter starts to count
1: At the peak of cycle of triangular wave
These bit settings are applied only when TAUBnRDE.TAUBnRDEm = 1 and
TAUBnRDS.TAUBnRDSm = 0.
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
TAUB
nRDC
15
TAUB
nRDC
14
TAUB
nRDC
13
TAUB
nRDC
12
TAUB
nRDC
11
TAUB
nRDC
10
TAUB
nRDC
09
TAUB
nRDC
08
TAUB
nRDC
07
TAUB
nRDC
06
TAUB
nRDC
05
TAUB
nRDC
04
TAUB
nRDC
03
TAUB
nRDC
02
TAUB
nRDC
01
TAUB
nRDC
00
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Table 13-143
Description of TAUBnRDC Register
Bit Position
Bit Name
Function
15 to 0
TAUBnRDCm
Specifies whether the channel generates a simultaneous rewrite trigger signal
or not.
0: Not operate as a simultaneous rewrite trigger channel.
1: Operates as a simultaneous rewrite trigger channel.
These bit settings are applied only when TAUBnRDS.TAUBnRDSm = 1.