
R01UH0336EJ0102 Rev.1.02
Page 697 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 14 Timer Array Unit J (TAUJ)
14.14 Registers
This section describes all the registers of the 32-bit TAUJ.
14.14.1
Overview of TAUJn Registers
The TAUJn is controlled and operated by the registers in the following table.
Note
TAUJn base addresses <TAUJn_base0> and <TAUJn_base1> are defined in
the first part of this section "Register Addresses".
Caution
If a specified value is described for each register bit, any other value than the
specified one should not be written into the corresponding bit.
Table 14-46
Overview of TAUJn Registers
Register Name
Abbreviation
Address
TAUJn prescaler registers
TAUJn prescaler clock select register
TAUJnTPS
<TAUJn_base0> + 90
H
TAUJn prescaler baud rate setting register
TAUJnBRS
<TAUJn_base0> + 94
H
TAUJn control registers
TAUJn channel data register m
TAUJnCDRm
<TAUJn_base1> + m × 4
H
TAUJn channel counter register m
TAUJnCNTm
<TAUJn_base1> + 10
H
+ m × 4
H
TAUJn channel mode OS register m
TAUJnCMORm
<TAUJn_base0> + 80
H
+ m × 4
H
TAUJn channel mode user register m
TAUJnCMURm
<TAUJn_base1> + 20
H
+ m × 4
H
TAUJn channel status register m
TAUJnCSRm
<TAUJn_base1> + 30
H
+ m × 4
H
TAUJn channel status clear trigger register m
TAUJnCSCm
<TAUJn_base1> + 40
H
+ m × 4
H
TAUJn channel start trigger register
TAUJnTS
<TAUJn_base1> + 54
H
TAUJn channel enable status register
TAUJnTE
<TAUJn_base1> + 50
H
TAUJn channel stop trigger register
TAUJnTT
<TAUJn_base1> + 58
H
TAUJn output registers
TAUJn channel output enable register
TAUJnTOE
<TAUJn_base1> + 60
H
TAUJn channel output register
TAUJnTO
<TAUJn_base1> + 5C
H
TAUJn channel output mode register
TAUJnTOM
<TAUJn_base0> + 98
H
TAUJn channel output configuration register
TAUJnTOC
<TAUJn_base0> + 9C
H
TAUJn channel output active level register
TAUJnTOL
<TAUJn_base1> + 64
H
TAUJn reload data registers
TAUJn channel reload data enable register
TAUJnRDE
<TAUJn_base0> + A0
H
TAUJn channel reload data mode register
TAUJnRDM
<TAUJn_base0> + A4
H
TAUJn channel reload data trigger register
TAUJnRDT
<TAUJn_base1> + 68
H
TAUJn channel reload status register
TAUJnRSF
<TAUJn_base1> + 6C
H