
R01UH0336EJ0102 Rev.1.02
Page 619 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 14 Timer Array Unit J (TAUJ)
Section 14 Timer Array Unit J (TAUJ)
This section provides general description of the timer array unit J (TAUJ).
The first part of this section describes all this product specific properties, such
as instances, register base addresses, input/output signal names, etc. The
subsequent parts describe the features that apply to all TAUJ implementations.
Caution
Some channels of the timer array unit J may not be usable for a combination of
channels or input/output selection for ports.
14.1 Features of TAUJ
Instances
This product has following number of instances of the timer array unit J.
Instances index n
Throughout this section, the individual instances of a timer array unit J is
identified by the index "n" (n = 0), such as the TAUJn channel output mode
register (TAUJnTOM).
Channel index m
The timer array unit J has 4 channels. Throughout this section, the individual
channels are identified by the index "m" (m = 0 to 3), thus a certain channel is
denoted as CHm.
The even numbered channels (m = 0, 2) are denoted as CHm_even.
The odd numbered channels (m = 1, 3) are denoted as CHm_odd.
Register addresses
All TAUJn register addresses are given as address offsets to the individual
base addresses <TAUJn_base0> and <TAUJn_base1>.
The register base addresses <TAUJn_base0> and <TAUJn_base1> of each
TAUJn are listed in the following table.
Table 14-1
Instances of TAUJ
TAUJ
No. of instances
1
Name
TAUJ0
Table 14-2
Register Base Addresses <TAUJn_base0> and <TAUJn_base1>
TAUJn
<TAUJn_base0> Address
<TAUJn_base1> Address
TAUJ0
FF81 1000
H
FFFF C200
H