
R01UH0336EJ0102 Rev.1.02
Page 715 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 14 Timer Array Unit J (TAUJ)
14.14.5
Details of TAUJn Channel Output Level Registers
(1)
TAUJnTO - TAUJn channel output register
This register specifies and reads a TAUJnTTOUTm level.
Access
Readable/writable in 8-bit units.
Address
<TAUJn_base
1
> + 5C
H
Initial value
00
H
Any reset source triggers initialization.
(2)
TAUJnTOL - TAUJn channel output active level register
This register specifies an output logic for the channel output bit
(TAUJnTO.TAUJnTOm).
Access
Readable/writable in 8-bit units.
Address
<TAUJn_base
1
> + 64
H
Initial value
00
H
Any reset source triggers initialization.
7
6
5
4
3
2
1
0
-
-
-
-
TAUJnTO
03
TAUJnTO
02
TAUJnTO
01
TAUJnTO
00
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Table 14-62
Description of TAUJnTO Register
Bit Position
Bit Name
Function
3 to 0
TAUJnTOm
Specifies and reads a TAUJnTTOUTm level.
0: Low level
1: High level
The TAUJnTOm bit is writable when TAUJnTOE.TAUJnTOEm = 0.
7
6
5
4
3
2
1
0
-
-
-
-
TAUJnTOL
03
TAUJnTOL
02
TAUJnTOL
01
TAUJnTOL
00
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Table 14-63
Description of TAUJnTOL Register
Bit Position
Bit Name
Function
3 to 0
TAUJnTOLm
Specifies the output logic of channel m output bit (TAUJnTO.TAUJnTOm).
0: Positive logic (active high)
1: Inverted logic (active low)