
R01UH0336EJ0102 Rev.1.02
Page 740 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 15 TSG2 (TSG20)
(10)
TSG2n I/O Control Register 3 (TSnIOC3)
This register controls timer output pins (TSG2nO1 to TSG2nO6).
Access
This register can be read/written in 32-bit units.
Address
<
TSG2n_base
1> + 074
H
Initial value
00000000
H
This register is initialized by a reset from any source.
Caution
TSnTOL6 to TSnTOL1 should be set to 0 in HT-PWM mode.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
-
-
-
-
-
-
-
-
-
TSn
TOL6
TSn
TOL5
TSn
TOL4
TSn
TOL3
TSn
TOL2
TSn
TOL1
-
R
R
R
R
R
R
R
R
R
R/W
R/W
R/W
R/W
R/W
R/W
R
Table 15-16
TSnIOC3 Register Contents
Bit Position
Bit Name
Function
6 to 1
TSnTOL6 to
TSnTOL1
Controls the set/clear level of output.
0: Outputs the normal level.
1: Outputs the reversed level.
•
Setting of this bit is reflected at the start of output. The change of the output
level is reflected at the next compare match timing after the change.