
R01UH0336EJ0102 Rev.1.02
Page 582 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 13 Timer Array Unit B (TAUB)
(b)
Duty cycle = 100%
The following settings apply to the general timing diagram.
• Slave channel 2:
– Positive logic (TAUBnTDL.TAUBnTDLm = 0)
• Slave channel 3:
– Negative logic (TAUBnTDL.TAUBnTDLm = 1)
Figure 13-86
TAUBnCDRm (Slave 2) = 0000
H
TAUBnCNTm
(master)
TAUBnTTOUTm
(master)
INTTAUBnIm
(master)
TAUBnTTOUTm
(
slave 2)
[TAUBnTDL.TAU
BnTDLm = 0]
TAUBnTTOUTm
(
slave 3)
[TAUBnTDL.TAU
BnTDLm = 1]
TAUBnCNTm
(
slave 2)
INTTAUBnIm
(
slave 2)
TAUBnCNTm
(
slave 3)
INTTAUBnm
(
slave 3)
TAUBnTTOUTm
Slave 2, 3
Up/down switching
Up/down switching
CDRm load
(slave 2)
CDRm load
(slave 2)
CDRm + 1
(master)
CDRm + 1
(master)
CDRm + 1
(master)
CDRm + 1
(master)
Slave 1
Slave 2
Slave 2
Slave 3
Slave 3
Master
0000
H
0000
H
0001
H
No change
No change
Securing dead time
Set