
R01UH0336EJ0102 Rev.1.02
Page 970 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 18 Encoder Timer (ENCA)
7
ENCAnCTS
This bit selects the trigger for capture by the ENCAnCCR1 register.
0: The ENCAnl1 input is the capture trigger.
1: The ENCAnEC input is the capture trigger.
Caution: The setting of the ENCAnCTS bit is only valid when
ENCAnCRM1 = 1.
4
ENCAnLDE
This bit is used to enable or disable the loading of settings of the
ENCAnCCR0 register to the counter when the counter underflows.
0: Disable loading to the counter.
1. Enable loading to the counter.
Caution 1. The setting of the ENCAnLDE bit is only valid when ENCAnCRM0
= 0.
Caution 2. When ENCAnCRM0 = 1, the value in the ENCAnCCR0 register is
not loaded to the counter when the counter underflows, regardless
of the value of the ENCAnLDE bit.
3
ENCAnECM1
This bit is used to select or deselect counter-clearing upon matches between
the values in the counter and in register ENCAnCCR1.
0: The counter is not cleared to 0000
H
.
1: The counter is cleared to 0000
H
if the next step in counting is counting
down.
Caution: The setting of the ENCAnECM1 bit is only valid when ENCAnCRM1
= 0.
2
ENCAnECM0
This bit is used to select or deselect counter-clearing upon matches between
the values in the counter and in register ENCAnCCR0.
0: The counter is not cleared to 0000
H
.
1: The counter is cleared to 0000
H
if the next step in counting is counting up.
Caution: The setting of the ENCAnECM0 bit is only valid when ENCAnCRM0
= 0.
Table 18-7
ENCAnCTL Register Contents (2/3)
Bit Position
Bit Name
Function