
R01UH0336EJ0102 Rev.1.02
Page 637 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 14 Timer Array Unit J (TAUJ)
Output logic
Positive logic or inverted logic of the output is specified by control bit
TAUJnTOL.TAUJnTOLm.
The value of the TAUJnTOL.TAUJnTOLm bit should be set before the counter
is started. It can be changed during operation only with PWM output function. If
TAUJnTOL.TAUJnTOLm is changed after the start of counter operation, an
invalid TAUJnTTOUTm signal is output.
See Section 14.7, Simultaneous Rewrite.
The channel output modes and the channel output control bits are listed in the
following table (TAUJnTOC.TAUJnTOCm = 0).
Caution 1.
The combinations not listed in this table are forbidden.
Caution 2. The bit marked with an "x" can be set to any value.
Caution 3. The following bits should not be changed during count operation
(TAUJnTE.TAUJnTEm = 1).
• TAUJnTOE.TAUJnTOEm
• TAUJnTOM.TAUJnTOMm
• TAUJnTOC.TAUJnTOCm
Table 14-8
Channel Output Modes
Channel Output Mode
TAUJnTOE.
TAUJnTOEm
TAUJnTOM.
TAUJnTOMm
By software
Independent channel output mode controlled by
software
0
X
By TAUJ signals, independently
Independent channel output mode 1
1
0
By TAUJ signals, synchronously
Synchronous channel output mode 1
1
1