
R01UH0336EJ0102 Rev.1.02
Page 836 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 15 TSG2 (TSG20)
Figure 15-42
Example of Dead Time Control between TSG2nO1 and TSG2nO2 Outputs
(1/2)
At (1), the dead time counter starts counting at the falling edge of the
TSG2nO2 output. Here, although the 16-bit counter is 0000
H
, the TSG2nO1
output stays inactive because the dead time counter is still operating. The
TSG2nO1 output becomes active at the timing when the dead time count
operation ends.
At (2), the dead time counter starts counting at the falling edge of the
TSG2nO1 output. Even after the match of the 16-bit counter and TSnCMP4,
the TSG2nO2 output stays inactive because the dead time counter is still
operating. The TSG2nO2 output becomes active at the timing when the dead
time count operation ends.
Note 1.
The TSG2nO1 and TSG2nO2 pin outputs are active high.
Note 2.
The TSG2nO3 to TSG2nO6 pin outputs behave similarly.
16-bit counter
TSG2nO1 pin
TSG2nO2 pin
TSnCMP3 = TSnCMP0
TSnCMP4
TSnCMP1
TSnCMP2
TSnDTC0
(1)
TSnDTC1
(2)
TSnDTC0
(1)
TSnDTC1
(2)
TSnDTC0
(1)
TSnDTC1
(2)
TSnDTC0
(1)
TSnDTC1
(2)