
R01UH0336EJ0102 Rev.1.02
Page 1331 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 23 A/D Converter
(2)
ADCAnCmCR – A/D Converter Conversion Result Register for Channel m
This register stores the result and the status of the latest A/D conversion of
channel m.
It allows you to read the A/D conversion result of the specified channel (m).
Access
This register can be read in 32-bit units.
• The upper 16 bits store the A/D conversion result status.
• The lower 16 bits store the A/D conversion result.
Address
<ADCAn_base1> + 3C
H
+ m
4
H
Initial value
0300 0000
H
+ m
0001 0000
H
This register is initialized by any reset.
Note 1.
The functions of the individual bits are identical to those of the corresponding
bits in ADCAnLCR, except that this register indicates the latest A/D conversion
result of a specified channel rather than the latest results of all the channels
(refer to Table 23-22, ADCAnLCR Register Contents).
Note 2.
After reset, ADCAnCmCG[1:0] are set to 11
B
.
Note 3.
When ADCAnCTL1.ADCAnRCL = 0, the A/D conversion result in
ADCAnCmCR[15:00] is kept until it is overwritten by the next A/D conversion
result.
When ADCAnCTL1.ADCAnRCL = 1, the A/D conversion result in
ADCAnCmCR[15:00] is cleared after being read.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
0
0
0
0
0
0
ADCAn
CmCG[1:0]
ADCAn
CmER1
ADCAn
CmER0
ADCAn
CmUR
ADCAnCmCN[4:0]
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ADCAnCmCR[15:00]
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R