
R01UH0336EJ0102 Rev.1.02
Page 586 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 13 Timer Array Unit B (TAUB)
(d)TAUBnTTOUTm (slave 2) > 0 % and TAUBnTTOUTm (slave 3) = 100 %
The following settings apply to the diagram below:
• Slave channel 2:
– Positive logic (TAUBnTOL.TOLm = 0 )
• Slave channel 3:
– Negative logic (TAUBnTOL.TOLm = 1)
Figure 13-88
TAUBnCDRm (master) = 0005
H
, TAUBnCDRm (slave 2) = 0002
H
,
TAUBnCDRm (slave 3) = 0004
H
PWM signal width (negative phase)
≥
Carrier cycle
Slave 3
Slave 2
Slave 3
Master
Slave 2
Slave 1
CDRm +1
(master)
CDRm load
(slave 2)
down
up
CDRm load
(slave 2)
CDRm load
(slave 3)
CDRm load
(slave 3)
CDRm load
(slave 3)
CDRm load
(slave 3)
Up/down switching
INT (slave 2)
INT (slave 2)
INT (slave 2)
INT (slave 3)
INT (slave 3)
No change
INT does not occur
TAUBnCNTm
(master)
INTTAUBnIm
(master)
TAUBnTTOUTm
(master)
TAUBnCNTm
(slave 3)
TAUBnCNTm
(slave 2)
INTTAUBnIm
(slave 2)
INTTAUBnIm
(slave 3)
TAUBnTTOUTm
Slave
2 + 3
TAUBnTTOUTm
(slave 2)
[TAUBnTDL.
TAUBnTDLm = 0]
TAUBnTTOUTm
(slave 3)
[TAUBnTDL.
TAUBnTDLm = 1]
0001H
0000H
0000H