
R01UH0336EJ0102 Rev.1.02
Page 694 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 14 Timer Array Unit J (TAUJ)
(7)
Specific timing diagrams
(a)
Duty cycle = 0%
Figure 14-41
TAUJnCDRm (Slave) = 0000 0000
H
,
Positive Logic (TAUJnTOL.TAUJnTOLm (Slave) = 0)
• Every time the master channel generates an interrupt (INTTAUJnIm),
0000 0000
H
is loaded into TAUJnCNTm (slave). Therefore, TAUJnCNTm
(slave) cannot start to count and TAUJnTTOUTm remains inactive.
• The value of TAUJnCDRm is loaded into TAUJnCNTm (slave) to generate
an interrupt.
Master
Slave
TAUJnTS.TAUJnTSm
TAUJnTE.TAUJnTEm
TAUJnCNTm
TAUJnCDRm
INTTAUJnIm
TAUJnTS.TAUJnTSm
TAUJnTE.TAUJnTEm
TAUJnTTOUTm
TAUJnCNTm
TAUJnCDRm
INTTAUJnIm
0000 0000
H
0000 0000
H
0000 0000
H