
R01UH0336EJ0102 Rev.1.02
Page 206 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 5 DMA Module
Caution
If an unmapped address is accessed, a write access is ignored and 0 is
returned in response to a read access.
FFFF7448
H
DDC6
DMA destination chip select register CH6
R/W
√
0001
H
FFFF744C
H
DNDA6
DMA next destination address register CH6
√
00000000
H
FFFF744C
H
DNDA6L
DMA next destination address register
LCH6
√
0000
H
FFFF744E
H
DNDA6H
DMA next destination address register
HCH6
√
0000
H
FFFF7450
H
DNDC6
DMA next destination chip select register
CH6
√
0001
H
FFFF7452
H
DTC6
DMA transfer count register CH6
√
0000
H
FFFF7454
H
DNTC6
DMA next transfer count register CH6
√
0000
H
FFFF7456
H
DTCC6
DMA transfer count compare register CH6
√
0000
H
FFFF7458
H
DTCT6
DMA transfer control register CH6
√
0000
H
FFFF745A
H
DTS6
DMA transfer status register CH6
√
√
00
H
FFFF7460
H
DTRS7
DMA transfer request select register CH7
√
0000
H
FFFF7464
H
DSA7
DMA source address register CH7
√
00000000
H
FFFF7464
H
DSA7L
DMA source address register LCH7
√
0000
H
FFFF7466
H
DSA7H
DMA source address register LCH7
√
0000
H
FFFF7468
H
DSC7
DMA source chip select register CH7
√
0001
H
FFFF746C
H
DNSA7
DMA next source address register CH7
√
00000000
H
FFFF746C
H
DNSA7L
DMA next source address register LCH7
√
0000
H
FFFF746E
H
DNSA7H
DMA next source address register HCH7
√
0000
H
FFFF7470
H
DNSC7
DMA next source chip select register CH7
√
0001
H
FFFF7474
H
DDA7
DMA destination address register CH7
√
00000000
H
FFFF7474
H
DDA7L
DMA destination address register LCH7
√
0000
H
FFFF7476
H
DDA7H
DMA destination address register HCH7
√
0000
H
FFFF7478
H
DDC7
DMA destination chip select register CH7
√
0001
H
FFFF747C
H
DNDA7
DMA next destination address register CH7
√
00000000
H
FFFF747C
H
DNDA7L
DMA next destination address register
LCH7
√
0000
H
FFFF747E
H
DNDA7H
DMA next destination address register
HCH7
√
0000
H
FFFF7480
H
DNDC7
DMA next destination chip select register
CH7
√
0001
H
FFFF7482
H
DTC7
DMA transfer count register CH7
√
0000
H
FFFF7484
H
DNTC7
DMA next transfer count register CH7
√
0000
H
FFFF7486
H
DTCC7
DMA transfer count compare register CH7
√
0000
H
FFFF7488
H
DTCT7
DMA transfer control register CH7
√
0000
H
FFFF748A
H
DTS7
DMA transfer status register CH7
√
√
00
H
Table 5-4
DMAC Setting Registers (5/5)
Address
Symbol
Register Name
R/W
Bit Width for
Operations
Initial
Value
1
8
16
32