68
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
List of Tables
13-2.
RTI Global Control Register (RTIGCTRL) Field Descriptions
.......................................................
13-3.
RTI Timebase Control Register (RTITBCTRL) Field Descriptions
.................................................
13-4.
RTI Capture Control Register (RTICAPCTRL) Field Descriptions
.................................................
13-5.
RTI Compare Control Register (RTICOMPCTRL) Field Descriptions
.............................................
13-6.
RTI Free Running Counter 0 Register (RTIFRC0) Field Descriptions
.............................................
13-7.
RTI Up Counter 0 Register (RTIUC0) Field Descriptions
...........................................................
13-8.
RTI Compare Up Counter 0 Register (RTICPUC0) Field Descriptions
............................................
13-9.
RTI Capture Free Running Counter 0 Register (RTICAFRC0) Field Descriptions
...............................
13-10. RTI Capture Up Counter 0 Register (RTICAUC0) Field Descriptions
.............................................
13-11. RTI Free Running Counter 1 Register (RTIFRC1) Field Descriptions
.............................................
13-12. RTI Up Counter 1 Register (RTIUC1) Field Descriptions
...........................................................
13-13. RTI Compare Up Counter 1 Register (RTICPUC1) Field Descriptions
............................................
13-14. RTI Capture Free Running Counter 1 Register (RTICAFRC1) Field Descriptions
...............................
13-15. RTI Capture Up Counter 1 Register (RTICAUC1) Field Descriptions
.............................................
13-16. RTI Compare 0 Register (RTICOMP0) Field Descriptions
..........................................................
13-17. RTI Update Compare 0 Register (RTIUDCP0) Field Descriptions
.................................................
13-18. RTI Compare 1 Register (RTICOMP1) Field Descriptions
..........................................................
13-19. RTI Update Compare 1 Register (RTIUDCP1) Field Descriptions
.................................................
13-20. RTI Compare 2 Register (RTICOMP2) Field Descriptions
..........................................................
13-21. RTI Update Compare 2 Register (RTIUDCP2) Field Descriptions
.................................................
13-22. RTI Compare 3 Register (RTICOMP3) Field Descriptions
..........................................................
13-23. RTI Update Compare 3 Register (RTIUDCP3) Field Descriptions
.................................................
13-24. RTI Timebase Low Compare Register (RTITBLCOMP) Field Descriptions
......................................
13-25. RTI Timebase High Compare Register (RTITBHCOMP) Field Descriptions
.....................................
13-26. RTI Set Interrupt Control Register (RTISETINTENA) Field Descriptions
.........................................
13-27. RTI Clear Interrupt Control Register (RTICLEARINTENA) Field Descriptions
...................................
13-28. RTI Interrupt Flag Register (RTIINTFLAG) Field Descriptions
......................................................
13-29. Digital Watchdog Control Register (RTIDWDCTRL) Field Descriptions
...........................................
13-30. Digital Watchdog Preload Register (RTIDWDPRLD) Field Descriptions
..........................................
13-31. Watchdog Status Register (RTIWDSTATUS) Field Descriptions
..................................................
13-32. RTI Watchdog Key Register (RTIDWDKEY) Field Descriptions
....................................................
13-33. Example of a WDKEY Sequence
.......................................................................................
13-34. RTI Watchdog Down Counter Register (RTIDWDCNTR) Field Descriptions
.....................................
13-35. Digital Windowed Watchdog Reaction Control (RTIWWDRXNCTRL) Field Descriptions
......................
13-36. Digital Windowed Watchdog Window Size Control (RTIWWDSIZECTRL) Field Descriptions
.................
13-37. RTI Compare Interrupt Clear Enable Register (RTIINTCLRENABLE) Field Descriptions
......................
13-38. RTI Compare 0 Clear Register (RTICMP0CLR) Field Descriptions
...............................................
13-39. RTI Compare 1 Clear Register (RTICMP1CLR) Field Descriptions
...............................................
13-40. RTI Compare 2 Clear Register (RTICMP2CLR) Field Descriptions
...............................................
13-41. RTI Compare 3 Clear Register (RTICMP3CLR) Field Descriptions
...............................................
14-1.
CRC Modes in Which DMA Request and Counter Logic are Active or Inactive
.................................
14-2.
Modes in Which Interrupt Condition Can Occur
.....................................................................
14-3.
Interrupt Offset Mapping
................................................................................................
14-4.
CRC Control Registers
...................................................................................................
14-5.
CRC Global Control Register 0 (CRC_CTRL0) Field Descriptions
................................................
14-6.
CRC Global Control Register 1 (CRC_CTRL1) Field Descriptions
................................................
14-7.
CRC Global Control Register 2 (CRC_CTRL2) Field Descriptions
................................................
14-8.
CRC Interrupt Enable Set Register (CRC_INTS) Field Descriptions
..............................................
14-9.
CRC Interrupt Enable Reset Register (CRC_INTR) Field Descriptions
...........................................