STC Control Registers
349
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
CPU Self-Test Controller (STC) Module
8.4.1 STC Global Control Register 0 (STCGCR0)
This register is described in
and
.
Figure 8-3. STC Global Control Register 0 (STCGCR0) [offset = 00]
31
16
INTCOUNT
R/W-1
15
1
0
Reserved
RS_CNT
R-0
R/WP-0
LEGEND: R/W = Read/Write; R = Read only; WP = Write in privilege mode only; -
n
= value after reset
Table 8-4. STC Global Control Register 0 (STCGCR0) Field Descriptions
Bit
Field
Value
Description
31-16
INTCOUNT
Number of intervals of self-test run
This register specifies the number of intervals to run for the self-test run. This corresponds to the
number of intervals to be ran from the value reflected in the current interval counter.
15-1
Reserved
0
Read returns 0. Writes have no effect.
0
RS_CNT
Restart or Continue
This bit specifies whether to continue the run from next interval onwards or to restart from interval
0. This bit gets reset after the completion of a self-test run.
0
Continue STC run from the previous interval.
1
Restart STC run from interval 0.
NOTE:
On a power-on reset or system reset, this register gets reset to its default values.
8.4.2 STC Global Control Register 1 (STCGCR1)
This register is described in
and
.
Figure 8-4. STC Global Control Register 1 (STCGCR1) [offset = 04h]
31
16
Reserved
R-0
15
4
3
0
Reserved
STC_ENA
R-0
R/WP-5h
LEGEND: R/W = Read/Write; R = Read only; WP = Write in privilege mode only; -
n
= value after nPORST (power-on reset) or System reset
Table 8-5. STC Global Control Register 1 (STCGCR1) Field Descriptions
Bit
Field
Value
Description
31-4
Reserved
0
Read returns 0. Writes have no effect.
3-0
STC_ENA
Self-test run enable key
Ah
Self-test run is enabled.
All Others
Self-test run is disabled.
NOTE:
On a power-on reset or system reset, this register resets to its default values. Also, this
register automatically resets to its default values at the completion of a self-test run.