42
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
List of Figures
17-25. EMIF Interrupt Mask Clear Register (INTMSKCLR) [offset = 4Ch]
................................................
17-26. Page Mode Control Register (PMCR) [offset = 68h]
.................................................................
17-27. Example Configuration Interface
........................................................................................
17-28. SDRAM Timing Register (SDTIMR)
....................................................................................
17-29. SDRAM Self Refresh Exit Timing Register (SDSRETR)
............................................................
17-30. SDRAM Refresh Control Register (SDRCR)
..........................................................................
17-31. SDRAM Configuration Register (SDCR)
...............................................................................
17-32. LH28F800BJE-PTTL90 to EMIF Read Timing Waveforms
.........................................................
17-33. LH28F800BJE-PTTL90 to EMIF Write Timing Waveforms
.........................................................
17-34. Asynchronous
m
Configuration Register (
m
= 1, 2) (CE
n
CFG (
n
= 2, 3))
........................................
18-1.
System Overlay Block Diagram
.........................................................................................
18-2.
Region Definition Example
..............................................................................................
18-3.
POM Global Control Register (POMGLBCTRL) [address = FFA0 4000h]
........................................
18-4.
POM Revision ID (POMREV) [address = FFA0 4004h]
.............................................................
18-5.
POM Clock Gate Control Register [address = FFA0 4008h]
........................................................
18-6.
POM Status Register [address = FFA0 400Ch]
......................................................................
18-7.
POM Program Region Start Register x (POMPROGSTARTx) [address = FFA0 4200h, FFA0 4210h, ...,
FFA0 43F0h]
..............................................................................................................
18-8.
POM Overlay Region Start Register x (POMOVLSTARTx) [address = FFA0 4204h, FFA0 4214h, ...,
FFA0 43F4h]
..............................................................................................................
18-9.
POM Region Size Register x (POMREGSIZEx) [address = FFA0 4208h, FFA0 4218h, ..., FFA0 43F8h]
...
18-10. POM Integration Control Register (POMITCTRL) [address = FFA0 4F00h]
......................................
18-11. POM Claim Set Register (POMCLAIMSET) [address = FFA0 4FA0h]
............................................
18-12. POM Claim Clear Register (POMCLAIMCLR) [address = FFA0 4FA4h]
.........................................
18-13. POM Lock Access Register (POMLOCKACCESS) [address = FFA0 4FB0h]
....................................
18-14. POM Lock Status Register (POMLOCKSTATUS) [address = FFA0 4FB4h]
.....................................
18-15. POM Authentication Status Register (POMAUTHSTATUS) [address = FFA0 4FB8h]
..........................
18-16. POM Device ID Register (POMDEVID) [address = FFA0 4FC8h]
.................................................
18-17. POM Device Type Register (POMDEVTYPE) [address = FFA0 4FCCh]
.........................................
18-18. POM Peripheral ID 4 Register (POMPERIPHERALID4) [address = FFA0 4FD0h]
..............................
18-19. POM Peripheral ID 5 Register (POMPERIPHERALID5) [address = FFA0 4FD4h]
..............................
18-20. POM Peripheral ID 6 Register (POMPERIPHERALID6) [address = FFA0 4FD8h]
..............................
18-21. POM Peripheral ID 7 Register (POMPERIPHERALID7) [address = FFA0 4FDCh]
.............................
18-22. POM Peripheral ID 0 Register (POMPERIPHERALID0) [address = FFA0 4FE0h]
..............................
18-23. POM Peripheral ID 1 Register (POMPERIPHERALID1) [address = FFA0 4FE4]
...............................
18-24. POM Peripheral ID 2 Register (POMPERIPHERALID2) [address = FFA0 4FE8h]
..............................
18-25. POM Peripheral ID 3 Register (POMPERIPHERALID3) [address = FFA0 4FECh]
.............................
18-26. POM Component ID 0 Register (POMCOMPONENTID0) [address = FFA0 4FF0h]
............................
18-27. POM Component ID 1 Register (POMCPOMPONENTID1) [address = FFA0 4FF4h]
..........................
18-28. POM Component ID 2 Register (POMCPOMPONENTID2) [address = FFA0 4FF8h]
..........................
18-29. POM Component ID 3 Register (POMCPOMPONENTID3) [address = FFA0 4FFCh]
..........................
19-1.
Channel Assignments of Two ADC Cores
............................................................................
19-2.
ADC Block Diagram
......................................................................................................
19-3.
FIFO Implementation
.....................................................................................................
19-4.
Format of Conversion Result Read from FIFO, 12-bit ADC
.........................................................
19-5.
Format of Conversion Result Read from FIFO, 10-bit ADC
.........................................................
19-6.
ADC Memory Mapping
...................................................................................................
19-7.
Format of Conversion Result Directly Read from ADC RAM, 12-bit ADC
........................................
19-8.
Format of Conversion Result Directly Read from ADC RAM, 10-bit ADC
........................................