34
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
List of Figures
5-15.
Flash Uncorrectable Error Address Register (FUNC_ERR_ADD) [offset = 20h]
.................................
5-16.
Flash Error Detection and Correction Sector Disable Register (FEDACSDIS) [offset = 24h]
..................
5-17.
Primary Address Tag Register (FPRIM_ADD_TAG) [offset = 28h]
................................................
5-18.
Duplicate Address Tag Register (FDUP_ADD_TAG) [offset = 2Ch]
...............................................
5-19.
Flash Bank Protection Register (FBPROT) [offset = 30h]
...........................................................
5-20.
Flash Bank Sector Enable Register (FBSE) [offset = 34h]
..........................................................
5-21.
Flash Bank Busy Register (FBBUSY) [offset = 38h]
.................................................................
5-22.
Flash Bank Access Control Register (FBAC) [offset = 3Ch]
........................................................
5-23.
Flash Bank Fallback Power Register (FBFALLBACK) [offset = 40h]
..............................................
5-24.
Flash Bank/Pump Ready Register (FBPRDY) [offset = 44h]
.......................................................
5-25.
Flash Pump Access Control Register 1 (FPAC1) [offset = 48h]
....................................................
5-26.
Flash Pump Access Control Register 2 (FPAC2) [offset = 4Ch]
...................................................
5-27.
Flash Module Access Control Register (FMAC) [offset = 50h]
.....................................................
5-28.
Flash Module Status Register (FMSTAT) [offset = 54h]
.............................................................
5-29.
EEPROM Emulation Data MSW Register (FEMU_DMSW) [offset = 58h]
........................................
5-30.
EEPROM Emulation Data LSW Register (FEMU_DLSW) [offset = 5Ch]
.........................................
5-31.
EEPROM Emulation ECC Register (FEMU_ECC) [offset = 60h]
..................................................
5-32.
EEPROM Emulation Address Register (FEMU_ADDR) [offset = 68h]
............................................
5-33.
Diagnostic Control Register (FDIAGCTRL) [offset = 6Ch]
..........................................................
5-34.
Uncorrected Raw Data High Register (FRAW_DATAH) [offset = 70h]
............................................
5-35.
Uncorrected Raw Data Low Register (FRAW_DATAL) [offset = 74h]
.............................................
5-36.
Uncorrected Raw ECC Register (FRAW_ECC) [offset = 78h]
......................................................
5-37.
Parity Override Register (FPAR_OVR) [offset = 7Ch]
...............................................................
5-38.
Flash Error Detection and Correction Sector Disable Register (FEDACSDIS2) [offset = C0h]
................
5-39.
FSM Register Write Enable (FSM_WR_ENA) [offset = 288h]
......................................................
5-40.
FSM Sector Register (FSM_SECTOR) [offset = 2A4h]
..............................................................
5-41.
EEPROM Emulation Configuration Register (EEPROM_CONFIG) [offset = 2B8h]
.............................
5-42.
EEPROM Emulation Error Detection and Correction Control Register 1 (EE_CTRL1) [offset = 308h]
.......
5-43.
EEPROM Emulation Error Correction and Correction Control Register 2 (EE_CTRL2) [offset = 30Ch]
......
5-44.
EEPROM Emulation Error Correctable Error Count Register (EE_COR_ERR_CNT) [offset = 310h]
.........
5-45.
EEPROM Emulation Correctable Error Address Register (EE_COR_ERR_ADD) [offset = 314h]
............
5-46.
EEPROM Emulation Correctable Error Position Register (EE_COR_ERR_POS) [offset = 318h]
.............
5-47.
EEPROM Emulation Error Status Register (EE_STATUS) [offset = 31Ch]
.......................................
5-48.
EEPROM Emulation Uncorrectable Error Address Register (EE_UNC_ERR_ADD) [offset = 320h]
..........
5-49.
Flash Bank Configuration Register (FCFG_BANK) [offset = 400h]
................................................
6-1.
TCRAM Module Connections
...........................................................................................
6-2.
RAM Memory Map
........................................................................................................
6-3.
TCRAM Module Control Register (RAMCTRL) [offset = 00h]
......................................................
6-4.
TCRAM Module Single-Bit Error Correction Threshold Register (RAMTHRESHOLD) [offset = 04h]
.........
6-5.
TCRAM Module Single-Bit Error Occurrences Counter Register (RAMOCCUR) [offset = 08h]
...............
6-6.
TCRAM Module Interrupt Control Register (RAMINTCTRL) [offset = 0Ch]
.......................................
6-7.
TCRAM Module Error Status Register (RAMERRSTATUS) [offset = 10h]
.......................................
6-8.
TCRAM Module Single-Bit Error Address Register (RAMSERRADDR) [offset = 14h]
..........................
6-9.
TCRAM Module Uncorrectable Error Address Register (RAMUERRADDR) [offset = 1Ch]
....................
6-10.
TCRAM Module Test Mode Control Register (RAMTEST) [offset = 30h]
.........................................
6-11.
TCRAM Module Test Mode Vector Register (RAMADDRDECVECT) [offset = 38h]
............................
6-12.
TCRAM Module Parity Error Address Register (RAMPERRADDR) [offset = 3Ch]
..............................
6-13.
Auto-Memory Initialization Enable Register (INIT_DOMAIN) [offset = 40h]
.......................................
7-1.
PBIST Block Diagram
...................................................................................................