USB Host Controller
1542
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Universal Serial Bus (USB)
Table 29-7. HC Interrupt Enable Register (HCINTERRUPTENABLE) Bit Field Descriptions (continued)
Bit
Field
Value
Description
2
SF
Start of frame
When 1 and MIE is 1, allows start of frame interrupts to propagate to the Vectored Interrupt
Manager (VIM).
When 0, or when MIE is 0, start of frame interrupts do not propagate.
0
Write of 0 has no effect.
1
Write of 1 sets this bit.
1
WDH
Write done head
When 1 and MIE is 1, allows write done head interrupts to propagate to the Vectored Interrupt
Manager (VIM).
When 0, or when MIE is 0, write done head interrupts do not propagate.
0
Write of 0 has no effect.
1
Write of 1 sets this bit.
0
SO
Scheduling overrun
When 1 and MIE is 1, allows scheduling overrun interrupts to propagate to the Vectored Interrupt
Manager (VIM).
When 0, or when MIE is 0, scheduling overrun interrupts do not propagate.
0
Write of 0 has no effect.
1
Write of 1 sets this bit.
29.2.4.6 HC Interrupt Disable Register (HCINTERRUPTDISABLE)
The HC interrupt disable register is used to clear bits in the HCINTERRUPTENABLE register.
Figure 29-6. HC Interrupt Disable Register (HCINTERRUPTDISABLE) [address = FCF78B14h]
31
30
29
16
MIE
OC
Reserved
R/W-0
R-0
R-0
15
7
6
5
4
3
2
1
0
Reserved
RHSC
FNO
UE
RD
SF
WDH
SO
R-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value at reset
Table 29-8. HC Interrupt Disable Register (HCINTERRUPTDISABLE) Bit Field Descriptions
Bit
Field
Value
Description
31
MIE
Master interrupt enable
Read always returns 0.
0
Write of 0 has no effect.
1
Write of 1 clears the HCINTERRUPTENABLE MIE bit.
30
OC
0
Ownership change
This bit has no effect on the device.
29-7
Reserved
0
Reserved
6
RHSC
Root hub status change
Read always returns 0.
0
Write of 0 has no effect.
1
Write of 1 clears the HCINTERRUPTENABLE RHSC bit.