DCAN Control Registers
1097
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Controller Area Network (DCAN) Module
23.17.17 Message Valid Registers (DCAN MSGVAL12 to DCAN MSGVAL78)
These registers hold the MsgVal bits of the implemented message objects. By reading out these bits, the
CPU can check which message objects are valid. The MsgVal bit of a specific message object can be
set/reset by the CPU via the IF1/IF2 Interface Register sets, or by the Message Handler after a reception
or a successful transmission.
Figure 23-44. Message Valid 12 Register [offset = C4h]
31
0
MsgVal[32:1]
R-0
LEGEND: R = Read only; -
n
= value after reset
Figure 23-45. Message Valid 34 Register [offset = C8h]
31
0
MsgVal[64:33]
R-0
LEGEND: R = Read only; -
n
= value after reset
Figure 23-46. Message Valid 56 Register [offset = CCh]
31
0
MsgVal[96:65]
R-0
LEGEND: R = Read only; -
n
= value after reset
Figure 23-47. Message Valid 78 Register [offset = D0h]
31
0
MsgVal[128:97]
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 23-19. Message Valid Registers Field Descriptions
Bit
Name
Value
Description
31-0
MsgVal[
n
]
Message Valid Bits (for all message objects)
0
This message object is ignored by the Message Handler.
1
This message object is configured and will be considered by the Message Handler.