Error Signal
Low-Time
Counter
error_group1
error_group2
error_group3
ERROR
Control
Low-Time
Counter Preload
Peripheral clock (VCLK)
(
LTCP
)
(
LTC
)
ERROR Pin Enable
Controlled by:
ESMIEPSR1
,
ESMIEPCR1
ESMIEPSR4
,
ESMIEPCR4
Device
Output
PIN
ESMEPSR
Interrupt Priority
Controlled by:
ESMILSR1
ESMILCR1
ESMILSR4
ESMILCR4
Low-Priority
Interrupt Handling
High-Priority
Interrupt Handling
error_group1
error_group2
Low-Priority
Interrupt
High-Priority
Interrupt
to
V
IM
In
te
rr
u
p
t
C
o
n
tr
o
lle
r
Interrupt Enable
Controlled by:
ESMIESR1
ESMIECR1
ESMIESR4
ESMIECR4
Overview
410
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Error Signaling Module (ESM)
Table 12-1. ESM Interrupt and ERROR Pin Behavior
Error Group
Interrupt to CPU
Interrupt Priority
ERROR Pin Response
1
Can be enabled or disabled for each
channel
Can be selected as low/high-priority
for each channel
ERROR pin action can be selected
for each channel separately
2
Cannot be disabled
High priority
ERROR pin is asserted
3
No interrupt
NA
ERROR pin is asserted
and
show the interrupt response handling and ERROR pin response handling
with register configuration. The total active time of the ERROR pin is controlled by the Low-Time Counter
Preload register (LTCP) and the key register (ESMEPSR) as shown in
. See
for
details.
Figure 12-2. Interrupt Response Handling
Figure 12-3. ERROR Pin Response Handling