Revision History
1745
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Revision History
•
: Power Management Module (PMM)
.................................................................................
•
: Added MIBSPI5_CLK signal
............................................................................................
•
: Changed steps 2 and 3 in first paragraph
.......................................................................
•
: Changed step 2 in second paragraph
...........................................................................
•
: Changed paragraph to include registers
.........................................................................
•
: Changed paragraph
................................................................................................
•
: Corrected acronym for PDCLKDISREG, PDCLKDISSETREG, and PDCLKDISCLRREG registers
...........
•
: Updated Read/Write value of LCMPE bits to R/W1CP-0
..........................................................
•
: Changed bits 18-16 to MCMPE
.......................................................................................
•
: Updated Read/Write value of MCMPE bits to R/W1CP-0
.........................................................
•
: Deleted first paragraph
.............................................................................................
•
: I/O Multiplexing and Control Module (IOMM)
.....................................................................
•
: Deleted second bullet
...................................................................................................
•
: Deleted subsection Master ID Check. Subsequent subsection renumbered
.................................
•
: Updated paragraph to include base address
........................................................................
•
: Changed paragraph
..................................................................................................
•
: Updated Read/Write value of KICK0 bits to R/W-0
..................................................................
•
: Changed LEGEND
.......................................................................................................
•
: Changed paragraph
..................................................................................................
•
: Updated Read/Write value of KICK1 bits to R/W-0
..................................................................
•
: Changed LEGEND
.......................................................................................................
•
: Changed Description of ADDR_ERR and PROT_ERR bits
.........................................................
•
: Changed paragraph
..................................................................................................
•
: Changed FAULT_ADDR bits to 8-0
..................................................................................
•
: Added Reserved bits 31-9
.............................................................................................
•
: Added Reserved bits 31-9
..............................................................................................
•
: Changed FAULT_ADDR bits to 8-0
...................................................................................
•
: Changed Description of FAULT_TYPE bit for Value = 4h, 8h, and 10h
..........................................
•
: Corrected Control Register at address FFFF EB34h for Alternate Function 2 GIOB[2] Selection Bit to
PINMMR9[18]
...........................................................................................................................
•
: Corrected Control Register at address FFFF EB48h for Selection Bit PINMMR14[17] Alternate Function 1 to
RESERVED
.............................................................................................................................
•
: F021 Flash Module Controller
........................................................................................
•
: Added definition for ATCM
...........................................................................................
•
: Updated footnote 2. XOR of all the address and data bits
..........................................................
•
: Updated format
............................................................................................................
•
: Updated paragraph. Corrected starting address of flash ECC to 0xF0400000
...............................
•
: Changed figure
...........................................................................................................
•
: Added BX_NUM_Sectors and BX_Sector_Size. Deleted Bx bits
..................................................
•
: Changed table.
............................................................................................................
•
: Deleted table. Subsequent tables renumbered
.................................................................
•
: Added Deliberate ECC Errors for FMC ECC Checking subsection. Subsequent figures renumbered
.
•
: Updated second paragraph
..........................................................................................
•
: Updated Description of test modes
.....................................................................................
•
: Updated eighth sentence in second paragraph. Changed ECC_MUL_ERR to ERR_PRF_FLG
........
•
: Updated second pargarph
.........................................................................................
•
: Added NOTE
........................................................................................................
•
: Updated second paragraph
.......................................................................................
•
: Updated first sentence in fourth paragraph. Changed ECC_MUL_ERR to B1_UNC_ERR
..............
•
: Updated steps in fifth paragraph
..................................................................................
•
: Updated Name of test modes
...........................................................................................
•
: Updated test mode 7. Changed ECC_MUL_ERR to B1_UNC_ERR
..............................................
•
: Updated Name of test modes
..........................................................................................
•
: Updated test mode 1. Deleted D_MUL_ERR
........................................................................