Revision History
1751
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Revision History
•
: Deleted last two sentences in second paragraph
.................................................................
•
: Added subsection. Subsequent subsection renumbered
......................................................
•
: Updated LEGEND to include WP
.....................................................................................
•
: Updated Read/Write value of TO bit to R/W1CP-0
.................................................................
•
: Updated LEGEND to include W1CP
.................................................................................
•
: Changed Description of TO bit
.........................................................................................
•
: Updated LEGEND to include WP
.....................................................................................
•
: Analog To Digital Converter (ADC) Module
.....................................................................
•
: Changed first bullet
....................................................................................................
•
: Added third bullet in second paragraph
.............................................................................
•
: Changed bottom box to ADC2
........................................................................................
•
: Updated third and fifth sentences in third paragraph
...........................................................
•
: Added last sentence (reference) to fourth paragraph
..........................................................
•
: Corrected register bit 20-16 name in ADG1BUFFER to G1_CHID
..............................................
•
: Updated figure to show Reserved bits
...............................................................................
•
: Corrected register bit 15 names in ADG1BUFFER and ADG2BUFFER
........................................
•
: Corrected Offset Address and register name for ADEVSR.
.....................................................
•
: Corrected register names in first sentence. (ADMAGINTENASET and ADMAGINTENACLR)
...........
•
: Changed paragraph
...............................................................................................
•
: Changed bit 2 to Reserved and R-0
................................................................................
•
: Added figure. Subsequent figures renumbered
...................................................................
•
: Deleted Bit column
.....................................................................................................
•
: Changed Description of EV_DATA_FMT bit. (This field is only applicable when the ADC module is
configured to be a 12-bit ADC module.)
.............................................................................................
•
: Corrected bit 2 name to EV_8BIT
....................................................................................
•
: Changed Description of EV_8BIT bit. (This bit is only applicable when the ADC module is configured to be a
10-bit ADC module.)
...................................................................................................................
•
: Changed Description of FRZ_EV bit. (The Event Group conversion is kept frozen while the Group1 or
Group2 conversion is active,)
.........................................................................................................
•
: Changed Description of FRZ_EV bit. Corrected ADEVST register to ADEVSR register
.....................
•
: Changed paragraph
...............................................................................................
•
: Changed bit 2 to Reserved and R-0
................................................................................
•
: Added figure. Subsequent figures renumbered
...................................................................
•
: Deleted Bit column
.....................................................................................................
•
: Changed Description of G1_DATA_FMT bit. (This field is only applicable when the ADC module is
configured to be a 12-bit ADC module.)
.............................................................................................
•
: Corrected bit 2 name to G1_8BIT
....................................................................................
•
: Changed Description of G1_8BIT bit. (This bit is only applicable when the ADC module is configured to be a
10-bit ADC module.)
...................................................................................................................
•
: Changed Description of FRZ_G1 bit. (The Group1 conversion is kept frozen while the Event Group or
Group2 conversion is active,)
.........................................................................................................
•
: Changed Description of FRZ_G1 bit. Corrected ADG1ST register to ADG1SR register
.....................
•
: Changed paragraph
...............................................................................................
•
: Changed bit 2 to Reserved and R-0
................................................................................
•
: Changed bit 0 to FRZ_G2
............................................................................................
•
: Added figure. Subsequent figures renumbered
...................................................................
•
: Deleted Bit column
.....................................................................................................
•
: Changed Description of G2_DATA_FMT bit. (This field is only applicable when the ADC module is
configured to be a 12-bit ADC module.)
.............................................................................................
•
: Corrected bit 2 name to G2_8BIT
....................................................................................
•
: Changed Description of G2_8BIT bit. (This bit is only applicable when the ADC module is configured to be a
10-bit ADC module.)
...................................................................................................................
•
: Changed Description of FRZ_G2 bit. (The Group2 conversion is kept frozen while the Event Group or
Group1 conversion is active,)
.........................................................................................................
•
: Changed Description of FRZ_G2 bit. Corrected ADG2ST register to ADG2SR register
.....................