35
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
List of Figures
7-2.
PBIST Memory Self-Test Flow Diagram
..............................................................................
7-3.
RAM Configuration Register (RAMT) [offset = 0160h]
...............................................................
7-4.
Datalogger Register (DLR) [offset = 0164h]
...........................................................................
7-5.
PBIST Activate/ROM Clock Enable Register (PACT) [offset = 0180h]
............................................
7-6.
PBIST ID Register [offset = 184h]
......................................................................................
7-7.
Override Register (OVER) [offset = 0188h]
...........................................................................
7-8.
Fail Status Fail Register 0 (FSRF0) [offset = 0190h]
................................................................
7-9.
Fail Status Count 0 Register (FSRC0) [offset = 0198h]
.............................................................
7-10.
Fail Status Count Register 1 (FSRC1) [offset = 019Ch]
.............................................................
7-11.
Fail Status Address 0 Register (FSRA0) [offset = 01A0h]
..........................................................
7-12.
Fail Status Address 1 Register (FSRA1) [offset = 01A4h]
..........................................................
7-13.
Fail Status Data Register 0 (FSRDL0) [offset = 01A8h]
.............................................................
7-14.
Fail Status Data Register 1 (FSRDL1) [offset = 01B0h]
.............................................................
7-15.
ROM Mask Register (ROM) [offset = 01C0h]
.........................................................................
7-16.
ROM Algorithm Mask Register (ALGO) [offset = 01C4h]
............................................................
7-17.
RAM Info Mask Lower Register (RINFOL) [offset = 01C8h]
........................................................
7-18.
RAM Info Mask Upper Register (RINFOU) [offset = 01CCh]
.......................................................
8-1.
STC Block Diagram
......................................................................................................
8-2.
Application Self-Test Flow Chart
........................................................................................
8-3.
STC Global Control Register 0 (STCGCR0) [offset = 00]
...........................................................
8-4.
STC Global Control Register 1 (STCGCR1) [offset = 04h]
.........................................................
8-5.
Self-Test Run Timeout Counter Preload Register (STCTPR) [offset = 08h]
......................................
8-6.
STC Current ROM Address Register (STC_CADDR) [offset = 0Ch]
..............................................
8-7.
STC Current Interval Count Register (STCCICR) [offset = 10h]
...................................................
8-8.
Self-Test Global Status Register (STCGSTAT) [offset = 14h]
......................................................
8-9.
Self-Test Fail Status Register (STCFSTAT) [offset = 18h]
..........................................................
8-10.
CPU1 Current MISR Register (CPU1_CURMISR3) [offset = 1Ch]
................................................
8-11.
CPU1 Current MISR Register (CPU1_CURMISR2) [offset = 20h]
.................................................
8-12.
CPU1 Current MISR Register (CPU1_CURMISR1) [offset = 24h]
.................................................
8-13.
CPU1 Current MISR Register (CPU1_CURMISR0) [offset = 28h]
.................................................
8-14.
CPU2 Current MISR Register (CPU2_CURMISR3) [offset = 2Ch]
................................................
8-15.
CPU2 Current MISR Register (CPU2_CURMISR2) [offset = 30h]
.................................................
8-16.
CPU2 Current MISR Register (CPU2_CURMISR1) [offset = 34h]
.................................................
8-17.
CPU2 Current MISR Register (CPU2_CURMISR0) [offset = 38h]
.................................................
8-18.
Signature Compare Self-Check Register (STCSCSCR) [offset = 3Ch]
...........................................
9-1.
Block Diagram
.............................................................................................................
9-2.
CCM-R4F Status Register (CCMSR) (Address = FFFF F600h)
....................................................
9-3.
CCM-R4F Key Register (CCMKEYR) (Address = FFFF F604h)
...................................................
10-1.
Clock Path From Oscillator Through PLL To Device
.................................................................
10-2.
Clock Generation Path
...................................................................................................
10-3.
Oscillator Implementation
................................................................................................
10-4.
Operation of the FM-PLL Module
.......................................................................................
10-5.
PLL Slip Detection and Reset/Bypass Block Diagram
...............................................................
10-6.
SSW PLL BIST Control Register 1 (SSWPLL1) [offset = FF24h]
..................................................
10-7.
SSW PLL BIST Control Register 2 (SSWPLL2) [offset = FF28h]
..................................................
10-8.
SSW PLL BIST Control Register 3 (SSWPLL3) [offset = FF2Ch]
..................................................
10-9.
Basic PLL Circuit
..........................................................................................................
10-10. PFD Timing
................................................................................................................
10-11. PLL Modulation Block Diagram
.........................................................................................