9
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Contents
13.3.24
RTI Timebase High Compare Register (RTITBHCOMP)
................................................
13.3.25
RTI Set Interrupt Enable Register (RTISETINTENA)
....................................................
13.3.26
RTI Clear Interrupt Enable Register (RTICLEARINTENA)
..............................................
13.3.27
RTI Interrupt Flag Register (RTIINTFLAG)
................................................................
13.3.28
Digital Watchdog Control Register (RTIDWDCTRL)
.....................................................
13.3.29
Digital Watchdog Preload Register (RTIDWDPRLD)
.....................................................
13.3.30
Watchdog Status Register (RTIWDSTATUS)
.............................................................
13.3.31
RTI Watchdog Key Register (RTIWDKEY)
................................................................
13.3.32
RTI Digital Watchdog Down Counter (RTIDWDCNTR)
..................................................
13.3.33
Digital Windowed Watchdog Reaction Control (RTIWWDRXNCTRL)
.................................
13.3.34
Digital Windowed Watchdog Window Size Control (RTIWWDSIZECTRL)
............................
13.3.35
RTI Compare Interrupt Clear Enable Register (RTIINTCLRENABLE)
.................................
13.3.36
RTI Compare 0 Clear Register (RTICMP0CLR)
..........................................................
13.3.37
RTI Compare 1 Clear Register (RTICMP1CLR)
..........................................................
13.3.38
RTI Compare 2 Clear Register (RTICMP2CLR)
..........................................................
13.3.39
RTI Compare 3 Clear Register (RTICMP3CLR)
..........................................................
14
Cyclic Redundancy Check (CRC) Controller Module
.............................................................
14.1
Overview
..................................................................................................................
14.1.1
Features
.........................................................................................................
14.1.2
Block Diagram
...................................................................................................
14.2
Module Operation
........................................................................................................
14.2.1
General Operation
.............................................................................................
14.2.2
CRC Modes of Operation
......................................................................................
14.2.3
PSA Signature Register
........................................................................................
14.2.4
PSA Sector Signature Register
...............................................................................
14.2.5
CRC Value Register
............................................................................................
14.2.6
Raw Data Register
.............................................................................................
14.2.7
Example DMA Controller Setup
...............................................................................
14.2.8
Pattern Count Register
.........................................................................................
14.2.9
Sector Count Register/Current Sector Register
............................................................
14.2.10
Interrupt
.........................................................................................................
14.2.11
CPU Data Trace
...............................................................................................
14.2.12
Power Down Mode
............................................................................................
14.2.13
Emulation
......................................................................................................
14.2.14
Peripheral Bus Interface
......................................................................................
14.3
Example
...................................................................................................................
14.3.1
Example: Auto Mode Using Time Based Event Triggering
...............................................
14.3.2
Example: Auto Mode Without Using Time Based Triggering
.............................................
14.3.3
Example: Semi-CPU Mode
....................................................................................
14.3.4
Example: Full-CPU Mode
......................................................................................
14.4
CRC Control Registers
...................................................................................................
14.4.1
CRC Global Control Register 0 (CRC_CTRL0)
.............................................................
14.4.2
CRC Global Control Register (CRC_CTRL1)
...............................................................
14.4.3
CRC Global Control Register 2 (CRC_CTRL2)
.............................................................
14.4.4
CRC Interrupt Enable Set Register (CRC_INTS)
..........................................................
14.4.5
CRC Interrupt Enable Reset Register (CRC_INTR)
.......................................................
14.4.6
CRC Interrupt Status Register (CRC_STATUS)
............................................................
14.4.7
CRC Interrupt Offset (CRC_INT_OFFSET_REG)
..........................................................
14.4.8
CRC Busy Register (CRC_BUSY)
...........................................................................
14.4.9
CRC Pattern Counter Preload Register 1 (CRC_PCOUNT_REG1)
.....................................
14.4.10
CRC Sector Counter Preload Register 1 (CRC_SCOUNT_REG1)
....................................
14.4.11
CRC Current Sector Register 1 (CRC_CURSEC_REG1)
...............................................
14.4.12
CRC Channel 1 Watchdog Timeout Preload Register A (CRC_WDTOPLD1)
........................