System and Peripheral Control Registers
181
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Architecture
2.5.2.5
Clock Slip Register (CLKSLIP)
This register is shown in
and described in
. For information on filtering the FBSLIP
see
.
Figure 2-63. Clock Slip Register (CLKSLIP) [offset = 70h]
31
16
Reserved
R-0
15
14
13
8
7
4
3
0
Reserved
PLL1_RFSLIP_FILTER_COUNT
Reserved
PLL1_RFSLIP_FILTER_KEY
R-0
R/WP-0
R-0
R/WP-5h
LEGEND: R/W = Read/Write; R = Read only; WP = Write in privileged mode only; -
n
= value after reset
Table 2-78. Clock Slip Register (CLKSLIP) Field Descriptions
Bit
Field
Value
Description
31-14
Reserved
0
Reads return 0. Writes have no effect.
13-8
PLL1_RFSLIP_FILTER_COUNT
PLL RFSLIP down counter programmed value. Count is on 10M clock.
On reset, counter value is 0. Counter must be programmed to a non-zero value
and enabled for the filtering to be enabled.
0
Filtering is disabled.
1h
Filtering is enabled. Every slip is recognized.
2h
Filtering is enabled. The slip must be at least 2 HF LPO cycles wide in order to
be recognized as a slip.
:
:
3Fh
Filtering is enabled. The RFSLIP must be at least 63 HF LPO cycles wide in
order to be recognized as a slip.
7-4
Reserved
0
Reads return 0. Writes have no effect.
3-0
PLL1_RFSLIP_FILTER_KEY
Enable the PLL RFSLIP filtering.
5h
On reset, the PLL RFSLIP filter is disabled and the PLL RFSLIP passes through.
Fh
This is an unsupported value. You should avoid writing this value to this bit field.
Others
PLL RFSLIP filtering is enabled. Recommended to program Ah in this bit field.
Enabling of the PLL RFSLIP occurs when the KEY is programmed and a non-
zero value is present in the COUNT field.