VIM Control Registers
534
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Vectored Interrupt Manager (VIM) Module
15.8.11 Interrupt Enable Clear Registers (REQENACLR[0:2])
The interrupt enable clear registers (REQENACLRx) selectively disables individual request channels.
,
,
and
describe these registers.
NOTE:
Channel 0 and 1 are always enabled, not impacted by this register.
Figure 15-26. Interrupt Enable Clear Register 0 (REQENACLR0) [offset = 40h]
31
16
REQENACLR0[31:16]
R/WP-0
15
2
1
0
REQENACLR0[15:2]
Reserved
R/WP-0
R-3h
LEGEND: R/W = Read/Write; R = Read only; WP = Write in privilege mode only; -
n
= value after reset
Figure 15-27. Interrupt Enable Clear Register 1 (REQENACLR1) [offset = 44h]
31
16
REQENACLR1[63:48]
R/WP-0
15
0
REQENACLR1[47:32]
R/WP-0
LEGEND: R/W = Read/Write; R = Read only; WP = Write in privilege mode only; -
n
= value after reset
Figure 15-28. Interrupt Enable Clear Register 2 (REQENACLR2) [offset = 48h]
31
16
REQENACLR2[95:80]
R/WP-0
15
0
REQENACLR2[79:64]
R/WP-0
LEGEND: R/W = Read/Write; R = Read only; WP = Write in privilege mode only; -
n
= value after reset
Table 15-12. Interrupt Enable Clear Registers (REQENACLRx) Field Descriptions
Bit
Field
Value
Description
95-2
REQENACLRx[95:2]
Request enable clear bits. This vector determines whether the interrupt request channel is
enabled. Bit REQENACLRx[95:2] corresponds to request channel[95:2].
0
Read: Interrupt request channel is disabled.
Write: A write of 0 has no effect.
1
Read: The interrupt request channel is enabled.
Write: The interrupt request channel is disabled.
1-0
Reserved
3h
Read only. Writes have no effect.