ADC Control Registers
780
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Analog To Digital Converter (ADC) Module
19.11.56 ADC Magnitude Compare Interrupt Enable Set Register (ADMAGINTENASET)
ADC Magnitude Compare Interrupt Enable Set Register (ADMAGINTENASET) is shown in
and described in
Figure 19-85. ADC Magnitude Compare Interrupt Enable Set Register (ADMAGINTENASET)
[offset = 158h]
31
3
2
0
Reserved
MAG_INT_ENA_SET
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 19-61. ADC Magnitude Compare Interrupt Enable Set Register (ADMAGINTENASET)
Field Descriptions
Bit
Field
Value
Description
31-3
Reserved
0
Reads return zeros, writes have no effect.
2-0
MAG_INT_ENA_SET
Each of these three bits, when set, enable the corresponding magnitude compare interrupt.
Any operation mode read/write for each bit:
0
The enable status of the corresponding magnitude compare interrupt is left unchanged.
1
The corresponding magnitude compare interrupt is enabled.
19.11.57 ADC Magnitude Compare Interrupt Enable Clear Register (ADMAGINTENACLR)
ADC Magnitude Compare Interrupt Enable Clear Register (ADMAGINTENACLR) is shown in
and described in
Figure 19-86. ADC Magnitude Compare Interrupt Enable Clear Register (ADMAGINTENACLR)
[offset = 15Ch]
31
3
2
0
Reserved
MAG_INT_ENA_CLR
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 19-62. ADC Magnitude Compare Interrupt Enable Clear Register (ADMAGINTENACLR)
Field Descriptions
Bit
Field
Value
Description
31-3
Reserved
0
Reads return zeros, writes have no effect.
2-0
MAG_INT_ENA_CLR
Each of these three bits, when set, enable the corresponding magnitude compare interrupt.
Any operation mode read/write for each bit:
0
The enable status of the corresponding magnitude compare interrupt is left unchanged.
1
The corresponding magnitude compare interrupt is disabled.