11
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Contents
15.8.11
Interrupt Enable Clear Registers (REQENACLR[0:2])
...................................................
15.8.12
Wake-Up Enable Set Registers (WAKEENASET[0:2])
...................................................
15.8.13
Wake-Up Enable Clear Registers (WAKEENACLR[0:2])
................................................
15.8.14
IRQ Interrupt Vector Register (IRQVECREG)
.............................................................
15.8.15
FIQ Interrupt Vector Register (FIQVECREG)
.............................................................
15.8.16
Capture Event Register (CAPEVT)
.........................................................................
15.8.17
VIM Interrupt Control Registers (CHANCTRL[0:23])
.....................................................
16
Direct Memory Access Controller (DMA) Module
..................................................................
16.1
Overview
...................................................................................................................
16.1.1
Main Features
...................................................................................................
16.2
Module Operation
.........................................................................................................
16.2.1
Memory Space
..................................................................................................
16.2.2
DMA Data Access
..............................................................................................
16.2.3
Addressing Modes
..............................................................................................
16.2.4
DMA Channel Control Packets
...............................................................................
16.2.5
Priority Queue
...................................................................................................
16.2.6
Data Packing and Unpacking
.................................................................................
16.2.7
DMA Request
...................................................................................................
16.2.8
Auto-Initiation
....................................................................................................
16.2.9
Interrupts
.........................................................................................................
16.2.10
Debugging
......................................................................................................
16.2.11
Power Management
..........................................................................................
16.2.12
FIFO Buffer
.....................................................................................................
16.2.13
Channel Chaining
.............................................................................................
16.2.14
Memory Protection
............................................................................................
16.2.15
Parity Checking
................................................................................................
16.2.16
Parity Testing
..................................................................................................
16.2.17
Initializing RAM with Parity
...................................................................................
16.3
Control Registers and Control Packets
................................................................................
16.3.1
Global Configuration Registers
...............................................................................
16.3.2
Channel Configuration
.........................................................................................
17
External Memory Interface (EMIF)
.......................................................................................
17.1
Introduction
................................................................................................................
17.1.1
Purpose of the Peripheral
.....................................................................................
17.1.2
Features
..........................................................................................................
17.1.3
Functional Block Diagram
.....................................................................................
17.2
EMIF Module Architecture
...............................................................................................
17.2.1
EMIF Clock Control
.............................................................................................
17.2.2
EMIF Requests
..................................................................................................
17.2.3
EMIF Signal Descriptions
......................................................................................
17.2.4
EMIF Signal Multiplexing Control
.............................................................................
17.2.5
SDRAM Controller and Interface
.............................................................................
17.2.6
Asynchronous Controller and Interface
......................................................................
17.2.7
Data Bus Parking
...............................................................................................
17.2.8
Reset and Initialization Considerations
......................................................................
17.2.9
Interrupt Support
................................................................................................
17.2.10
DMA Event Support
...........................................................................................
17.2.11
EMIF Signal Multiplexing
.....................................................................................
17.2.12
Memory Map
...................................................................................................
17.2.13
Priority and Arbitration
........................................................................................
17.2.14
System Considerations
.......................................................................................
17.2.15
Power Management
..........................................................................................
17.2.16
Emulation Considerations
....................................................................................