Control Registers
281
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
F021 Flash Module Controller (FMC)
5.7.17 Flash Bank/Pump Ready Register (FBPRDY)
Figure 5-24. Flash Bank/Pump Ready Register (FBPRDY) [offset = 44h]
31
24
23
16
Reserved
BANKBUSY[7:0]
R-0
R-1 (Unimplemented banks) or R-0 (Implemented banks)
15
14
8
7
0
PUMPRDY
Reserved
BANKRDY[7:0]
R-1
R-0
R-1
LEGEND: R = Read only; -
n
= value after reset
Table 5-29. Flash Pump Access Control Register 1 (FPAC1) Field Descriptions
Bit
Field
Value
Description
31-24
Reserved
0
Reads return 0. Writes have no effect.
23-16
BANKBUSY[7:0]
Bank busy bits (one bit for each bank)
0
The bank is not busy.
1
The bank is busy, not ready or this bank is not implemented.
Note:
A bank is considered busy if it is being accessed by the TCM, Bus 2 or the Flash state
machine.
15
PUMPRDY
Flash pump ready flag
0
Pump is not ready (Code must be executing from somewhere other than internal Flash).
1
Pump is ready for Flash accesses.
14-8
Reserved
0
Reads return 0. Writes have no effect.
7-0
BANKRDY[7:0]
Bank ready bits (one bit for each bank)
0
Flash bank is in the sleep or standby state.
1
Flash bank is in the active state, or the bank is not implemented.