System and Peripheral Control Registers
197
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Architecture
2.5.3.20 Peripheral Power-Down Set Register 3 (PSPWRDWNSET3)
There is one bit for each quadrant for PS24 to PS31. The protection scheme is described in
. This register is shown in
and described in
.
NOTE:
Only those bits that have a slave at the corresponding bit position are implemented. Writes
to nonimplemented bits have no effect and reads are 0.
Figure 2-88. Peripheral Power-Down Set Register 3 (PSPWRDWNSET3) [offset = 8Ch]
31
0
PS[31-24]QUAD[3-0]PWRDWNSET
R/WP-1
LEGEND: R/W = Read/Write; WP = Write in privileged mode only; -
n
= value after reset
Table 2-104. Peripheral Power-Down Set Register 3 (PSPWRDWNSET3) Field Descriptions
Bit
Field
Value
Description
31-0
PS[31-24]QUAD[3-0]
PWRDWNSET
Peripheral select quadrant clock power-down set.
0
Read:
The clock to the peripheral select quadrant is active.
Write:
The bit is unchanged.
1
Read:
The clock to the peripheral select quadrant is inactive.
Write:
The corresponding bit in PSPWRDWNSET3 and PSPWRDWNCLR3 registers is set
to 1.
2.5.3.21 Peripheral Power-Down Clear Register 0 (PSPWRDWNCLR0)
There is one bit for each quadrant for PS0 to PS7. The protection scheme is described in
. This register is shown in
and described in
.
NOTE:
Only those bits that have a slave at the corresponding bit position are implemented. Writes
to nonimplemented bits have no effect and reads are 0.
Figure 2-89. Peripheral Power-Down Clear Register 0 (PSPWRDWNCLR0) [offset = A0h]
31
0
PS[7-0]QUAD[3-0]PWRDWNCLR
R/WP-1
LEGEND: R/W = Read/Write; WP = Write in privileged mode only; -
n
= value after reset
Table 2-105. Peripheral Power-Down Clear Register 0 (PSPWRDWNCLR0) Field Descriptions
Bit
Field
Value
Description
31-0
PS[7-0]QUAD[3-0]
PWRDWNCLR
Peripheral select quadrant clock power-down clear.
0
Read:
The clock to the peripheral select quadrant is active.
Write:
The bit is unchanged.
1
Read:
The clock to the peripheral select quadrant is inactive.
Write:
The corresponding bit in PSPWRDWNSET0 and PSPWRDWNCLR0 registers is
cleared to 0.