7
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Contents
10.5.1
Modulation
.......................................................................................................
10.5.2
PLL Output Control
.............................................................................................
10.5.3
Behavior on PLL Fail
...........................................................................................
10.5.4
Recovery from a PLL Failure
..................................................................................
10.5.5
PLL Modulation Depth Measurement
........................................................................
10.5.6
PLL Frequency Measurement Circuit
........................................................................
10.5.7
PLL2
..............................................................................................................
10.6
PLL Control Registers
....................................................................................................
10.6.1
PLL Modulation Depth Measurement Control Register (SSWPLL1)
.....................................
10.6.2
SSW PLL BIST Control Register 2 (SSWPLL2)
............................................................
10.6.3
SSW PLL BIST Control Register 3 (SSWPLL3)
............................................................
10.7
Phase-Locked Loop Theory of Operation
.............................................................................
10.7.1
Phase-Frequency Detector
....................................................................................
10.7.2
Charge Pump and Loop Filter
.................................................................................
10.7.3
Voltage-Controlled Oscillator
..................................................................................
10.7.4
Frequency Modulation
.........................................................................................
10.8
Programming Example
...................................................................................................
11
Dual-Clock Comparator (DCC) Module
................................................................................
11.1
Introduction
................................................................................................................
11.1.1
Main Features
...................................................................................................
11.1.2
Block Diagram
...................................................................................................
11.2
Module Operation
.........................................................................................................
11.2.1
Continuous Monitoring Mode
..................................................................................
11.2.2
Single-Shot Measurement Mode
.............................................................................
11.3
Clock Source Selection for Counter0 and Counter1
.................................................................
11.4
DCC Control Registers
...................................................................................................
11.4.1
DCC Global Control Register (DCCGCTRL)
...............................................................
11.4.2
DCC Revision Id Register (DCCREV)
......................................................................
11.4.3
DCC Counter0 Seed Register (DCCCNT0SEED)
.........................................................
11.4.4
DCC Valid0 Seed Register (DCCVALID0SEED)
..........................................................
11.4.5
DCC Counter1 Seed Register (DCCCNT1SEED)
.........................................................
11.4.6
DCC Status Register (DCCSTAT)
...........................................................................
11.4.7
DCC Counter0 Value Register (DCCCNT0)
................................................................
11.4.8
DCC Valid0 Value Register (DCCVALID0)
.................................................................
11.4.9
DCC Counter1 Value Register (DCCCNT1)
................................................................
11.4.10
DCC Counter1 Clock Source Selection Register (DCCCNT1CLKSRC)
..............................
11.4.11
DCC Counter0 Clock Source Selection Register (DCCCNT0CLKSRC)
..............................
12
Error Signaling Module (ESM)
...........................................................................................
12.1
Overview
..................................................................................................................
12.1.1
Features
..........................................................................................................
12.1.2
Block Diagram
..................................................................................................
12.2
Module Operation
........................................................................................................
12.2.1
Reset Behavior
.................................................................................................
12.2.2
ERROR Pin Timing
............................................................................................
12.2.3
Forcing an Error Condition
....................................................................................
12.3
Recommended Programming Procedure
.............................................................................
12.4
Control Registers
.........................................................................................................
12.4.1
ESM Enable ERROR Pin Action/Response Register 1 (ESMEEPAPR1)
...............................
12.4.2
ESM Disable ERROR Pin Action/Response Register 1 (ESMDEPAPR1)
..............................
12.4.3
ESM Interrupt Enable Set Register 1 (ESMIESR1)
........................................................
12.4.4
ESM Interrupt Enable Clear Register 1 (ESMIECR1)
.....................................................
12.4.5
ESM Interrupt Level Set Register 1 (ESMILSR1)
..........................................................
12.4.6
ESM Interrupt Level Clear Register 1 (ESMILCR1)
........................................................