RTI Control Registers
470
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Real-Time Interrupt (RTI) Module
13.3.36 RTI Compare 0 Clear Register (RTICMP0CLR)
This registers holds an initial value which is larger than the value in the RTI Compare 0 register
. The user needs to choose the value such that the compare clear 0 event occurs before
next compare 0 event. If the Free Running Counter matches the compare value, the compare 0 interrupt
request flag is cleared and the value in the RTIUDCP0 register
is added to this register.
This register is shown in
and described in
Figure 13-47. RTI Compare 0 Clear Register (RTICMP0CLR) [offset = B0h]
31
16
CMP0CLR
R/WP-0
15
0
CMP0CLR
R/WP-0
LEGEND: R/W = Read/Write; WP = Write in privileged mode only; -
n
= value after reset
Table 13-38. RTI Compare 0 Clear Register (RTICMP0CLR) Field Descriptions
Bit
Field
Value
Description
31-0
CMP0CLR
0-FFFF FFFFh
Compare 0 clear. This registers holds a compare value. If the Free Running Counter matches
the compare value, the compare 0 interrupt request flag is cleared and the value in the
RTIUDCP0 register
is added to this register.
Reads return the current compare clear value.
A privileged write to this register updates the compare clear value.
13.3.37 RTI Compare 1 Clear Register (RTICMP1CLR)
This registers holds an initial value which is larger than the value in the RTI Compare 1 register
. The user needs to choose the value such that the compare clear 1 event occurs before
next compare 1 event. If the Free Running Counter matches the compare value, the compare 1 interrupt
request flag is cleared and the value in the RTIUDCP1 register
is added to this register.
This register is shown in
and described in
Figure 13-48. RTI Compare 1 Clear Register (RTICMP1CLR) [offset = B4h]
31
16
CMP1CLR
R/WP-0
15
0
CMP1CLR
R/WP-0
LEGEND: R/W = Read/Write; WP = Write in privileged mode only; -
n
= value after reset
Table 13-39. RTI Compare 1 Clear Register (RTICMP1CLR) Field Descriptions
Bit
Field
Value
Description
31-0
CMP0CLR
0-FFFF FFFFh
Compare 1 clear. This registers holds a compare value. If the Free Running Counter matches
the compare value, the compare 1 interrupt request flag is cleared and the value in the
RTIUDCP1 register
is added to this register.
Reads return the current compare clear value.
A privileged write to this register updates the compare clear value.