12
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Contents
17.3
EMIF Registers
............................................................................................................
17.3.1
Module ID Register (MIDR)
...................................................................................
17.3.2
Asynchronous Wait Cycle Configuration Register (AWCC)
...............................................
17.3.3
SDRAM Configuration Register (SDCR)
....................................................................
17.3.4
SDRAM Refresh Control Register (SDRCR)
................................................................
17.3.5
Asynchronous
n
Configuration Registers (CE2CFG-CE5CFG)
..........................................
17.3.6
SDRAM Timing Register (SDTIMR)
..........................................................................
17.3.7
SDRAM Self Refresh Exit Timing Register (SDSRETR)
..................................................
17.3.8
EMIF Interrupt Raw Register (INTRAW)
.....................................................................
17.3.9
EMIF Interrupt Masked Register (INTMSK)
.................................................................
17.3.10
EMIF Interrupt Mask Set Register (INTMSKSET)
........................................................
17.3.11
EMIF Interrupt Mask Clear Register (INTMSKCLR)
......................................................
17.3.12
Page Mode Control Register (PMCR)
......................................................................
17.4
Example Configuration
...................................................................................................
17.4.1
Hardware Interface
.............................................................................................
17.4.2
Software Configuration
.........................................................................................
18
Parameter Overlay Module (POM)
.......................................................................................
18.1
Introduction
................................................................................................................
18.1.1
Main Features
...................................................................................................
18.1.2
Parameter Overlay Module (POM) Considerations
........................................................
18.1.3
Block Diagram
...................................................................................................
18.2
Module Operation
.........................................................................................................
18.2.1
Decode Regions
................................................................................................
18.2.2
Bus Errors on Accesses via POM
............................................................................
18.3
POM Control Registers
..................................................................................................
18.3.1
POM Global Control Register (POMGLBCTRL)
............................................................
18.3.2
POM Revision ID (POMREV)
.................................................................................
18.3.3
POM Clock Gate Control Register (POMCLKCTRL)
......................................................
18.3.4
POM Status Register (POMFLG)
.............................................................................
18.3.5
POM Program Region Start Address Register x (POMPROGSTARTx)
................................
18.3.6
POM Overlay Region Start Address Register x (POMOVLSTARTx)
....................................
18.3.7
POM Region Size Register x (POMREGSIZEx)
............................................................
18.3.8
POM Integration Control Register (POMITCTRL)
..........................................................
18.3.9
POM Claim Set Register (POMCLAIMSET)
................................................................
18.3.10
POM Claim Clear Register (POMCLAIMCLR)
............................................................
18.3.11
POM Lock Access Register (POMLOCKACCESS)
......................................................
18.3.12
POM Lock Status Register (POMLOCKSTATUS)
........................................................
18.3.13
POM Authentication Status Register (POMAUTHSTATUS)
.............................................
18.3.14
POM Device ID Register (POMDEVID)
....................................................................
18.3.15
POM Device Type Register (POMDEVTYPE)
............................................................
18.3.16
POM Peripheral ID 4 Register (POMPERIPHERALID4)
.................................................
18.3.17
POM Peripheral ID 5 Register (POMPERIPHERALID5)
.................................................
18.3.18
POM Peripheral ID 6 Register (POMPERIPHERALID6)
.................................................
18.3.19
POM Peripheral ID 7 Register (POMPERIPHERALID7)
.................................................
18.3.20
POM Peripheral ID 0 Register (POMPERIPHERALID0)
.................................................
18.3.21
POM Peripheral ID 1 Register (POMPERIPHERALID1)
.................................................
18.3.22
POM Peripheral ID 2 Register (POMPERIPHERALID2)
.................................................
18.3.23
POM Peripheral ID 3 Register (POMPERIPHERALID3)
.................................................
18.3.24
POM Component ID 0 Register (POMCOMPONENTID0)
...............................................
18.3.25
POM Component ID 1 Register (POMCOMPONENTID1)
...............................................
18.3.26
POM Component ID 2 Register (POMCOMPONENTID2)
...............................................
18.3.27
POM Component ID 3 Register (POMCOMPONENTID3)
...............................................
19
Analog To Digital Converter (ADC) Module
..........................................................................