Control Registers
1153
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Multi-Buffered Serial Peripheral Interface Module (MibSPI) with Parallel Pin
Option (MibSPIP)
24.9.4 SPI Interrupt Level Register (SPILVL)
Figure 24-29. SPI Interrupt Level Register (SPILVL) [offset = 0Ch]
31
16
Reserved
R-0
15
10
9
8
Reserved
TXINT
LVL
RXINT
LVL
R-0
R/W-0
R/W-0
7
6
5
4
3
2
1
0
Reserved
RXOVRNINT
LVL
Reserved
BITERR
LVL
DESYNC
LVL
PARERR
LVL
TIMEOUT
LVL
DLENERR
LVL
R-0
R/W-0
R-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 24-11. SPI Interrupt Level Register (SPILVL) Field Descriptions
Bit
Field
Value
Description
31-10
Reserved
0
Reads return 0. Writes have no effect.
9
TXINTLVL
Transmit interrupt level.
0
Transmit interrupt is mapped to interrupt line INT0.
1
Transmit interrupt is mapped to interrupt line INT1.
8
RXINTLVL
Receive interrupt level.
0
Receive interrupt is mapped to interrupt line INT0.
1
Receive interrupt is mapped to interrupt line INT1.
7
Reserved
0
Reads return 0. Writes have no effect.
6
RXOVRNINTLVL
Receive overrun interrupt level.
0
Receive overrun interrupt is mapped to interrupt line INT0.
1
Receive overrun interrupt is mapped to interrupt line INT1.
5
Reserved
0
Reads return 0. Writes have no effect.
4
BITERRLVL
Bit error interrupt level.
0
Bit error interrupt is mapped to interrupt line INT0.
1
Bit error interrupt is mapped to interrupt line INT1.
3
DESYNCLVL
Desynchronized slave interrupt level. (master mode only).
0
An interrupt caused by desynchronization of the slave is mapped to interrupt line INT0.
1
An interrupt caused by desynchronization of the slave is mapped to interrupt line INT1.
2
PARERRLVL
Parity error interrupt level.
0
A parity error interrupt is mapped to interrupt line INT0.
1
A parity error interrupt is mapped to interrupt line INT1.
1
TIMEOUTLVL
SPIENA pin time-out interrupt level.
0
An interrupt on a time-out of the ENA signal (TIMEOUT = 1) is mapped to interrupt line INT0.
1
An interrupt on a time-out of the ENA signal (TIMEOUT = 1) is mapped to interrupt line INT1.
0
DLENERRLVL
Data length error interrupt level (line) select.
0
An interrupt on data length error is mapped to interrupt line INT0.
1
An interrupt on data length error is mapped to interrupt line INT1.