79
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
List of Tables
24-18. SPI Pin Control Register 5 (SPIPC5) Field Descriptions
...........................................................
24-19. SPI Pin Control Register 6 (SPIPC6) Field Descriptions
...........................................................
24-20. SPI Pin Control Register 7 (SPIPC7) Field Descriptions
...........................................................
24-21. SPI Pin Control Register 8 (SPIPC8) Field Descriptions
...........................................................
24-22. SPI Transmit Data Register 0 (SPIDAT0) Field Descriptions
.....................................................
24-23. SPI Transmit Data Register 1 (SPIDAT1) Field Descriptions
.....................................................
24-24. Chip Select Number Active
............................................................................................
24-25. SPI Receive Buffer Register (SPIBUF) Field Descriptions
........................................................
24-26. SPI Emulation Register (SPIEMU) Field Descriptions
..............................................................
24-27. SPI Delay Register (SPIDELAY) Field Descriptions
................................................................
24-28. SPI Default Chip Select Register (SPIDEF) Field Descriptions
...................................................
24-29. SPI Data Format Registers (SPIFMT) Field Descriptions
..........................................................
24-30. Transfer Group Interrupt Vector 0 (INTVECT0)
.....................................................................
24-31. Transfer Group Interrupt Vector 1 (INTVECT1)
.....................................................................
24-32. SPI Pin Control Register 9 (SPIPC9) Field Descriptions
...........................................................
24-33. SPI Parallel/Modulo Mode Control Register (SPIPMCTRL) Field Descriptions
.................................
24-34. Multi-buffer Mode Enable Register (MIBSPIE) Field Descriptions
................................................
24-35. TG Interrupt Enable Set Register (TGITENST) Field Descriptions
...............................................
24-36. TG Interrupt Enable Clear Register (TGITENCR) Field Descriptions
............................................
24-37. Transfer Group Interrupt Level Set Register (TGITLVST) Field Descriptions
...................................
24-38. Transfer Group Interrupt Level Clear Register (TGITLVCR) Field Descriptions
................................
24-39. Transfer Group Interrupt Flag Register (TGINTFLG) Field Descriptions
........................................
24-40. Tick Count Register (TICKCNT) Field Descriptions
................................................................
24-41. Last TG End Pointer (LTGPEND) Field Descriptions
..............................................................
24-42. TG Control Registers (TGxCTRL) Field Descriptions
..............................................................
24-43. DMA Channel Control Register (DMAxCTRL) Field Descriptions
................................................
24-44. MibSPI DMAxCOUNT Register (ICOUNT) Field Descriptions
....................................................
24-45. MibSPI DMA Large Count Register (DMACNTLEN) Field Descriptions
.........................................
24-46. Multi-buffer RAM Uncorrectable Parity Error Control Register (UERRCTRL) Field Descriptions
............
24-47. Multi-buffer RAM Uncorrectable Parity Error Status Register (UERRSTAT) Field Descriptions
..............
24-48. RXRAM Uncorrectable Parity Error Address Register (UERRADDR1) Field Descriptions
....................
24-49. TXRAM Uncorrectable Parity Error Address Register (UERRADDR0) Field Descriptions
....................
24-50. RXRAM Overrun Buffer Address Register (RXOVRN_BUF_ADDR) Field Descriptions
......................
24-51. I/O-Loopback Test Control Register (IOLPBKTSTCR) Field Descriptions
.......................................
24-52. SPI Extended Prescale Register 1 (EXTENDED_PRESCALE1) Field Descriptions
...........................
24-53. SPI Extended Prescale Register 2 (EXTENDED_PRESCALE2) Field Descriptions
...........................
24-54. Multi-Buffer RAM Register Summary
.................................................................................
24-55. Multi-Buffer RAM Transmit Data Register (TXRAM) Field Descriptions
.........................................
24-56. Chip Select Number Active
............................................................................................
24-57. Multi-Buffer Receive Buffer Register (RXRAM) Field Descriptions
...............................................
25-1.
Superfractional Bit Modulation for SCI Mode (Normal Configuration)
............................................
25-2.
Superfractional Bit Modulation for SCI Mode (Maximum Configuration)
.........................................
25-3.
SCI Mode (Minimum Configuration)
..................................................................................
25-4.
SCI/LIN Interrupts
.......................................................................................................
25-5.
Response Length Info Using IDBYTE Field Bits [5:4] for LIN Standards Earlier than 1.3
.....................
25-6.
Response Length with SCIFORMAT[18:16] Programming
........................................................
25-7.
Superfractional Bit Modulation for LIN Master Mode and Slave Mode
...........................................
25-8.
Timeout Values in T
bit
Units
............................................................................................
25-9.
SCI/LIN Control Registers
..............................................................................................