
Control Registers
1205
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Multi-Buffered Serial Peripheral Interface Module (MibSPI) with Parallel Pin
Option (MibSPIP)
24.9.40 RXRAM Uncorrectable Parity Error Address Register (UERRADDR1)
Figure 24-70. RXRAM Uncorrectable Parity Error Address Register (UERRADDR1) [offset = 128h]
31
16
Reserved
R-0
15
10
9
0
Reserved
OVERADDR1
R-0
R/C-x
LEGEND: R = Read only; C = Clear; -
n
= value after reset
Table 24-48. RXRAM Uncorrectable Parity Error Address Register (UERRADDR1) Field Descriptions
Bit
Field
Value
Description
31-10
Reserved
0
Reads return 0. Writes have no effect.
9-0
OVERADDR1
200h-3FFh
Uncorrectable parity error address for RXRAM. This register holds the address where a
parity error is generated while reading RXRAM. Only the CPU or DMA can read from
RXRAM locations. The address captured is byte-aligned. This error address is frozen from
being updated until it is read by the CPU. The offset address of RXRAM varies from 200h-
3FFh.
The register does not clear its contents during or after module-level reset, system-level
reset or even power-on reset.
A read operation to this register clears its contents to the default value 200h. After a
power-on reset the contents will be unpredictable. A read operation can be performed
after power-up to keep the register at its default value, if required. However, the contents
of this register are meaningful only when EDFLG1 is set to 1.
Note: A read of the UERRADDR1 register will clear EDFLG1 in the UERRSTAT
register. However, in emulation mode when the SUSPEND signal is high, a read
from the UERRADDR1 register does not clear EDFLG1.