System and Peripheral Control Registers
164
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Architecture
2.5.1.41 RAM Control Register (RAMGCR)
The RAMGCR register, shown in
and described in
, is used to configure eSRAM
data and address wait states.
NOTE:
The RAM_DFT_EN bits are for TI internal use only.
The contents of the RAM_DFT_EN field should not be changed.
Figure 2-46. RAM Control Register (RAMGCR) [offset = C0h]
31
20
19
16
Reserved
RAM_DFT_EN
R-0
R/WP-5h
15
8
Reserved
R-0
7
3
2
1
0
Reserved
WST_AENA0
Reserved
WST_DENA0
R-0
R/WP-0
R-0
R/WP-0
LEGEND: R/W = Read/Write; R = Read only; WP = Write in privileged mode only; -
n
= value after reset
Table 2-60. RAM Control Register (RAMGCR) Field Descriptions
Bit
Field
Value
Description
31-20
Reserved
0
Reads return 0. Writes have no effect.
19-16
RAM_DFT_EN
Functional mode RAM DFT (Design For Test) port enable key.
Note: For TI internal use only.
Ah
RAM DFT port is enabled.
Others
RAM DFT port is disabled.
Note: It is recommended that a value of 5h be used to disable the RAM DFT port. This value
will give maximum protection from a bit flip inducing event that would inadvertently enable
the controller.
15-3
Reserved
0
Reads return 0. Writes have no effect.
2
WST_AENA0
eSRAM data phase wait state enable bit.
0
The default address setup time for eSRAM0 is used.
1
The eSRAM address setup time is increased by one HCLK cycle.
1
Reserved
0
Reads return 0. Writes have no effect.
0
WST_DENA0
eSRAM data phase wait state enable bit.
0
There are no wait states for eSRAM during the data phase.
1
The eSRAM data phase setup time is increased by one HCLK cycle.