78
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
List of Tables
22-22. Output Buffer and Pull Control Behavior for GIO Pins
.............................................................
23-1.
Parameters of the CAN Bit Time
......................................................................................
23-2.
Message Object Field Descriptions
...................................................................................
23-3.
Message RAM Addressing in Debug/Suspend and RDA Mode
..................................................
23-4.
Message Interface Register Sets 1 and 2
............................................................................
23-5.
Message Interface Register 3
.........................................................................................
23-6.
DCAN Control Registers
...............................................................................................
23-7.
CAN Control Register Field Descriptions
............................................................................
23-8.
Error and Status Register Field Descriptions
........................................................................
23-9.
Error Counter Register Field Descriptions
...........................................................................
23-10. Bit Timing Register Field Descriptions
................................................................................
23-11. Interrupt Register Field Descriptions
..................................................................................
23-12. Test Register Field Descriptions
......................................................................................
23-13. Parity Error Code Register Field Descriptions
.......................................................................
23-14. Core Release Register (DCAN REL) Field Descriptions
...........................................................
23-15. Auto-Bus-On Time Register Field Descriptions
.....................................................................
23-16. Transmission Request Registers Field Descriptions
...............................................................
23-17. New Data Registers Field Descriptions
..............................................................................
23-18. Interrupt Pending Registers Field Descriptions
......................................................................
23-19. Message Valid Registers Field Descriptions
.........................................................................
23-20. Interrupt Multiplexer Registers Field Descriptions
..................................................................
23-21. IF1/IF2 Command Register Field Descriptions
......................................................................
23-22. IF1/IF2 Mask Register Field Descriptions
............................................................................
23-23. IF1/IF2 Arbitration Register Field Descriptions
......................................................................
23-24. IF1/IF2 Message Control Register Field Descriptions
..............................................................
23-25. IF3 Observation Register Field Descriptions
........................................................................
23-26. IF3 Mask Register Field Descriptions
................................................................................
23-27. IF3 Arbitration Register Field Descriptions
...........................................................................
23-28. IF3 Message Control Register Field Descriptions
..................................................................
23-29. IF3 Update Control Register Field Descriptions
.....................................................................
23-30. CAN TX IO Control Register Field Descriptions
....................................................................
23-31. CAN RX IO Control Register Field Descriptions
....................................................................
24-1.
Pin Configurations
.......................................................................................................
24-2.
Clocking Modes
..........................................................................................................
24-3.
Pin Mapping for SIMO Pin with MSB First
...........................................................................
24-4.
Pin Mapping for SOMI Pin with MSB First
...........................................................................
24-5.
Pin Mapping for SIMO Pin with LSB First
............................................................................
24-6.
Pin Mapping for SOMI Pin with LSB First
............................................................................
24-7.
SPI Registers
............................................................................................................
24-8.
SPI Global Control Register 0 (SPIGCR0) Field Descriptions
....................................................
24-9.
SPI Global Control Register 1 (SPIGCR1) Field Descriptions
....................................................
24-10. SPI Interrupt Register (SPIINT0) Field Descriptions
................................................................
24-11. SPI Interrupt Level Register (SPILVL) Field Descriptions
.........................................................
24-12. SPI Flag Register (SPIFLG) Field Descriptions
.....................................................................
24-13. SPI Pin Control (SPIPC0) Field Descriptions
........................................................................
24-14. SPI Pin Control Register (SPIPC1) Field Descriptions
.............................................................
24-15. SPI Pin Control Register 2 (SPIPC2) Field Descriptions
...........................................................
24-16. SPI Pin Control Register 3 (SPIPC3) Field Descriptions
...........................................................
24-17. SPI Pin Control Register 4 (SPIPC4) Field Descriptions
...........................................................