Introduction
98
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Architecture
2.1.3 Bus Master / Slave Access Privileges
This device implements some restrictions on the bus slave access privileges in order to improve the
overall throughput of the interconnect shown in
Table 2-2. Bus Master / Slave Access Privileges
Masters
Master
ID
Access
Mode
Bus Slaves Being Accessed
EEPROM Bank,
ECC Bits,
OTP Regions
Non-CPU
Accesses to CPU
Flash and RAM
CRC
Module
EMAC, EMIF, and
USB Slaves
PCR
Modules
CPU Read
0
User/Privilege
Allowed
Allowed
Allowed
Allowed
Allowed
CPU Write
1
User/Privilege
Not allowed
Allowed
Allowed
Allowed
Allowed
POM
2
User
Allowed
Allowed
Allowed
Allowed
Allowed
DMA
3
User
Allowed
Allowed
Allowed
Allowed
Allowed
DMM
4
User
Allowed
Allowed
Allowed
Allowed
Allowed
DAP
5
Privilege
Allowed
Allowed
Allowed
Allowed
Allowed
HTU1
6
Privilege
Not allowed
Allowed
Allowed
Allowed
Allowed
HTU2
8
Privilege
Not allowed
Allowed
Allowed
Allowed
Allowed
EMAC
9
User
Not allowed
Allowed
Not allowed
Allowed
Not allowed
OHCI
10
User
Not allowed
Allowed
Not allowed
Allowed
Not allowed